Imec Pushes the Limits of EUV Lithography
February 27, 2018 | ImecEstimated reading time: 3 minutes
Imec continues to advance the readiness of EUV lithography with particular focus on EUV single exposure of Logic N5 metal layers, and of aggressive dense hole arrays. Imec’s approach to enable EUV single patterning at these dimensions is based on the co-optimization of various lithography enablers, including materials, metrology, design rules, post processing and a fundamental understanding of critical EUV processes. The results, that will be presented in multiple papers at this week’s 2018 SPIE Advanced Lithography Conference, are aimed at significantly impacting the technology roadmap and wafer cost of near-term technology nodes for logic and memory.
EUV single patterning of (left) the N5 32nm metal-2 layer, (middle) 32nm pitch dense lines, and (right) 40nm hexagonal contact holes and pillars
With the industry making significant improvements in EUV infrastructure readiness, first insertion of EUV lithography in high-volume manufacturing is expected in the critical back-end-of-line metal and via layers of the foundry N7 Logic technology node, with metal pitches in the range of 36–40nm. Imec’s research focuses on the next node (32nm pitch and below), where various patterning approaches are being considered. These approaches vary considerably in terms of complexity, wafer cost, and time to yield, and include variations of EUV multipatterning, hybrid EUV and immersion multipatterning, and EUV single expose. At SPIE last year, imec presented many advances in hybrid multipatterning and revealed various challenges of the more cost-effective EUV single exposure solution. This year, imec and its partners show considerable progress towards enabling these dimensions with EUV single exposure.
Imec’s path comprises a co-optimization of various lithography enablers, including resist materials, stack and post processing, metrology, computational litho and design-technology co-optimization, and a fundamental understanding of EUV resist reaction mechanisms and of stochastic effects. Based on this comprehensive approach, imec has demonstrated promising advances including initial electrical results, on EUV single exposure focusing on two primary use cases: logic N5 32nm pitch metal-2 layer and 36nm pitch contact hole arrays.
Working with its many materials partners, imec assessed different resist materials strategies, including chemically amplified resists, metal-containing resists and sensitizer-based resists. Particular attention was paid to the resist roughness, and to nano-failures such as nanobridges, broken lines or missing contacts that are induced by the stochastic EUV patterning regime. These stochastic failures are currently limiting the minimum dimensions for single expose EUV. Based on this work, imec delved into the fundemental understanding of stochastics and identified the primary dependencies influencing failures. Additionally, various metrology techniques and hybrid strategies have been employed to ensure an accurate picture of the reality of stochastics. Imec will report on this collective work, demonstrating the performance of various state-of-the-art line-space and contact hole resists.
As resist materials advances alone will likely be inssufient to meet the requirements, imec has also focused on co-optimizing the photomask, film stack, EUV exposures and etch towards an integrated patterning flow to achieve full patterning of the structures. This was done using computational lithography techniques such as optical proximity correction and source mask optimization, complemented by design-technology co-optimization to reduce standard library cell areas. Finally, etch-based post-processing techniques aimed at smoothing the images after the lithography steps yields encouraging results for dense features. Co-optimization of these mulitple knobs is key to achieving optimized patterning and edge placement error control.
Greg McIntyre, director of advanced patterning at imec summarizes, “We feel these are very promising advances towards enabling EUV to reliably achieve single patterning at these aggressive dimensions. This would significantly impact the cost effectiveness of patterning solutions for the next few technology nodes.”
SPIE-EUV
EUV single patterning of (left) the N5 32nm metal-2 layer, (middle) 32nm pitch dense lines, and (right) 40nm hexagonal contact holes and pillars
About imec
Imec is the world-leading research and innovation hub in nanoelectronics and digital technologies. The combination of our widely acclaimed leadership in microchip technology and profound software and ICT expertise is what makes us unique. By leveraging our world-class infrastructure and local and global ecosystem of partners across a multitude of industries, we create groundbreaking innovation in application domains such as healthcare, smart cities and mobility, logistics and manufacturing, energy and education.
As a trusted partner for companies, start-ups and universities we bring together close to 3,500 brilliant minds from over 70 nationalities. Imec is headquartered in Leuven, Belgium and has distributed R&D groups at a number of Flemish universities, in the Netherlands, Taiwan, USA, China, and offices in India and Japan. In 2016, imec's revenue (P&L) totaled 496 million euro. Further information on imec can be found here.
Suggested Items
Qorix, Qualcomm Cooperate to Drive the Future of Software-Defined Vehicles
02/07/2025 | Qualcomm Technologies, Inc.Qorix, a global provider of modular and integrated automotive middleware solutions, and Qualcomm Technologies, Inc., a leader in automotive platforms, announced a technology cooperation to help drive the future of software-defined vehicles (SDVs) with high performance, pre-integrated and scalable solutions designed to enable OEMs and tier-1 suppliers to develop next generation vehicles quickly and efficiently.
Plasmatreat Korea to Exhibit at SEMICON Korea 2025
02/07/2025 | Plasmatreat KoreaPlasmatreat Korea, specialist in atmospheric pressure plasma technology for surface treatment, is pleased to announce its participation at SEMICON Korea 2025. From February 19 to 21, 2025, visitors will have the opportunity to learn more about Openair-Plasma and PlasmaPlus at booth P126 in the Platz Hall.
New IPC White Paper Focuses on Use of Artificial Intelligence in Automated Optical Inspection in Electronics Manufacturing
02/06/2025 | IPCA new white paper, “Unlocking AI for Automated Optical Inspection” released today by IPC’s Chief Technologist Council, focuses on AI’s role in AOI processes for printed circuit board assemblies (PCBAs). According to data within the white paper, recent advancements in technology, particularly in Cloud AI, IoT and Smart Manufacturing, have provided opportunities to further enhance AOI performance.
Delvitech to Officially Present Hybrid AOI + SPI Horus System at IPC APEX EXPO 2025
02/06/2025 | DelvitechDelvitech is happy to announce that it will showcase its groundbreaking Horus system, the industry's first all-in-one AI native platform for both Automatic Optical Inspection (AOI) and Solder Paste Inspection (SPI), at the upcoming IPC APEX EXPO 2025. The event is scheduled from March 18 to 20, 2025, at the Anaheim Convention Center in Anaheim, California.
Laser Photonics Propels R&D Efforts in Wafer Marking
02/04/2025 | BUSINESS WIRELaser Photonics Corporation, a leading global developer of industrial laser systems for cleaning and other material processing applications, and its recently acquired subsidiary, Control Micro Systems, Inc. (CMS Laser), announced the expansion of their Laser Wafer Marking technology research and development program.