Intel Demonstrates Breakthroughs in Next-Generation Transistor Scaling for Future Nodes
December 11, 2023 | IntelEstimated reading time: 2 minutes
Intel unveiled technical breakthroughs that maintain a rich pipeline of innovations for the company’s future process roadmap, underscoring the continuation and evolution of Moore’s Law. At the 2023 IEEE International Electron Devices Meeting (IEDM), Intel researchers showcased advancements in 3D stacked CMOS (complementary metal oxide semiconductor) transistors combined with backside power and direct backside contacts. The company also reported on scaling paths for recent R&D breakthroughs for backside power delivery, such as backside contacts, and it was the first to demonstrate successful large-scale 3D monolithic integration of silicon transistors with gallium nitride (GaN) transistors on the same 300 millimeter (mm) wafer, rather than on package.
“As we enter the Angstrom Era and look beyond five nodes in four years, continued innovation is more critical than ever. At IEDM 2023, Intel showcases its progress with research advancements that fuel Moore’s Law, underscoring our ability to bring leading-edge technologies that enable further scaling and efficient power delivery for the next generation of mobile computing,” said Sanjay Natarajan, Intel senior vice president and general manager of Components Research.
Transistor scaling and backside power are key to helping meet the exponentially increasing demand for more powerful computing. Year after year, Intel meets this computing demand, demonstrating that its innovations will continue to fuel the semiconductor industry and remain the cornerstone of Moore’s Law. Intel’s Components Research group consistently pushes the boundaries of engineering by stacking transistors, taking backside power to the next level to enable more transistor scaling and improved performance, as well as demonstrating that transistors made of different materials can be integrated on the same wafer.
Recent process technology roadmap announcements highlighting the company’s innovation in continued scaling – including PowerVia backside power, glass substrates for advanced packaging and Foveros Direct – originated in Components Research and are expected to be in production this decade.
At IEDM 2023, Components Research showed its commitment to innovating new ways of putting more transistors on silicon while achieving higher performance. Researchers have identified key R&D areas necessary to continue scaling by efficiently stacking transistors. Combined with backside power and backside contacts, these will be major steps forward in transistor architecture technology. Along with improving backside power delivery and employing novel 2D channel materials, Intel is working to extend Moore’s Law to a trillion transistors on a package by 2030.
Intel delivers industry-first, breakthrough 3D stacked CMOS transistors combined with backside power and backside contact:
Intel’s latest transistor research presented at IEDM 2023 shows an industry first: the ability to vertically stack complementary field effect transistors (CFET) at a scaled gate pitch down to 60 nanometers (nm). This allows area efficiency and performance benefits by stacking transistors. It is also combined with backside power and direct backside contacts. It underscores Intel’s leadership in gate-all-around transistors and showcases the company’s ability to innovate beyond RibbonFET, putting it ahead of the competition.
Testimonial
"In a year when every marketing dollar mattered, I chose to keep I-Connect007 in our 2025 plan. Their commitment to high-quality, insightful content aligns with Koh Young’s values and helps readers navigate a changing industry. "
Brent Fischthal - Koh YoungSuggested Items
Federal Electronics Mexico Boosts Speed and Flexibility with New Mycronic A40DX Pick-and-Place
07/23/2025 | Federal ElectronicsFederal Electronics, a leader in providing advanced electronic manufacturing services, has announced a major upgrade at its Hermosillo, Mexico facility with the installation of a Mycronic MYPro A40DX Pick-and-Place system, advancing its surface mount assembly capabilities for high-reliability electronics manufacturing.
DuPont Publishes 2025 Sustainability Report
07/22/2025 | PRNewswireDuPont published its 2025 Sustainability Report detailing the progress made toward achieving its 2030 Sustainability Goals.
NEOTech’s Westborough Facility Achieves AS9100 Surveillance Audit, Reinforcing Trust with Aerospace & Defense Customers
07/22/2025 | NEOTechNEOTech, a premier provider of electronic manufacturing services (EMS), integrated design engineering, and advanced supply chain solutions for the aerospace and defense, medical device, and high-tech industrial markets, proudly announces that its Westborough, Massachusetts facility has successfully completed the rigorous AS9100 Bi-Annual Surveillance Audit with zero findings, a testament to the company’s unwavering commitment to quality, security, and operational excellence.
PCBAA Wins Summit Silver Award from the American Society of Association Executives
07/18/2025 | PCBAAPCBAA was one of 38 associations that earned Silver Awards for outstanding contributions for an entry titled: Chips Don’t Float: More Printed Circuit Boards Must be Made in America.
INSPECTIS AB ‘Makes it a Meal’ with Series U50s Advanced Kit
07/18/2025 | INSPECTIS ABFamous chefs the world over maintain that an entrée doesn’t make a great meal without side dishes. At INSPECTIS, we call those ‘sides’ an Advanced Kit.