Cadence Launches Partner Ecosystem to Accelerate Chiplet Time to Market
January 12, 2026 | Cadence Design SystemsEstimated reading time: 2 minutes
Cadence announced a Chiplet Spec-to-Packaged Parts ecosystem to reduce engineering complexity and accelerate time to market for customers developing chiplets targeting physical AI, data center, and high-performance computing (HPC) applications. Initial IP partners joining Cadence include Arm, Arteris, eMemory, M31 Technology, Silicon Creations and Trilinear Technologies, as well as silicon analytics partner proteanTecs. To help reduce risk and streamline customer adoption, Cadence is collaborating with Samsung Foundry to build out a silicon prototype demonstration of the Cadence® Physical AI chiplet platform, including pre-integrated partner IP on the Samsung Foundry SF5A process.
Cadence's Chiplet Spec-to-Packaged Parts ecosystem reduces engineering complexity and accelerates time to market for customers developing chiplets targeting physical AI, data center, and HPC applications.
Extending their longstanding history of close collaboration, Cadence and Arm are working together to accelerate innovation across physical and infrastructure AI applications. Cadence will leverage the advanced Arm® Zena™ Compute Subsystem (CSS) and other essential IP to enhance Cadence’s Physical AI chiplet platform and Chiplet Framework. The resulting new Cadence solutions accommodate the demanding next-generation edge AI processing requirements for automobiles, robotics and drones, as well as the needs of standards-based I/O and memory chiplets for data center, cloud and HPC applications. The alliances reduce engineering complexities, offer customers a low-risk path to advanced chiplet adoption and pave the way for smarter, safer and more efficient systems.
“Cadence’s new chiplet ecosystem represents a significant milestone in chiplet enablement,” said David Glasco, vice president of the Compute Solutions Group at Cadence. “Multi-die and chiplet-based architectures are increasingly critical to achieving greater performance and cost efficiency amid growing design complexity. Cadence’s chiplet solutions optimize costs, provide customization flexibility and enable configurability. By combining our extensive IP and SoC design expertise with pre-integrated and pre-validated IP from our robust partner ecosystem, Cadence is accelerating the development of chiplet-based solutions and helping customers mitigate risk to quickly realize their chiplet ambitions with greater confidence.”
Cadence has built spec-driven automation to generate chiplet framework architectures that combine Cadence IP and third-party partner IP with chiplet management, security, and safety features, all supported by advanced software. The generated EDA tool flow enables seamless simulation with the Cadence Xcelium™ Logic Simulator and emulation with the Cadence Palladium® Z3 Enterprise Emulation Platform, while the physical design flow employs real-time feedback for efficient place-and-route cycles. The resulting chiplet architectures are standards-compliant to ensure broad interoperability across the chiplet ecosystem, including adherence to the Arm Chiplet System Architecture and future OCP Foundational Chiplet System Architecture. Cadence’s Universal Chiplet Interconnect Express™ (UCIe™) IP provides industry-standard die-to-die connectivity, while a comprehensive protocol IP portfolio enables fast integration of leading-edge interfaces such as LPDDR6/5X, DDR5-MRDIMM, PCI Express® (PCIe®) 7.0, and HBM4.
Subscribe
Stay ahead of the technologies shaping the future of electronics with our latest newsletter, Advanced Electronics Packaging Digest. Get expert insights on advanced packaging, materials, and system-level innovation, delivered straight to your inbox.Subscribe now to stay informed, competitive, and connected.
Suggested Items
Silicon Box Joins imec Automotive Chiplet Program to Strengthen Next-Gen Vehicle Supply Chains
04/22/2026 | PRNewswireSilicon Box, an industry leader in advanced semiconductor packaging solutions, announced that it has formally joined imec's Automotive Chiplet Program (ACP), a collaborative research initiative aimed at accelerating chiplet technology adoption required to drive the development of next-generation vehicles.
HyperLight, UMC & Wavetek Partner for TFLN Chiplet™ Foundry Production
03/12/2026 | BUSINESS WIREHyperLight Corporation, United Microelectronics Corporation, and Wavetek Microelectronics Corporation, a wholly owned subsidiary of UMC, announced a strategic manufacturing partnership for high-volume foundry production of HyperLight’s TFLN (thin-film lithium niobate) Chiplet™ Platform on both 6-inch and 8-inch wafers.
Designers Notebook: Heterogeneous Interposer Design Challenge, Part 3
03/16/2026 | Vern Solberg -- Column: Designer's NotebookIn just about any industry, time-to-market will establish the difference between the leaders and followers. Any new electronic product introduced into the market must meet or exceed stated performance criteria and provide reliable service to the end user experience. The original single-core monolithic system-on-chip developed for the earlier, less complex applications has long been superseded by the more sophisticated multiple-core variations.
Chiplet Technology Market Projected to Grow at 11.6% CAGR Through 2033
03/03/2026 | openPRAccording to a new study by DataHorizzon Research, the Chiplet Technology Market is projected to grow at a CAGR of 11.6% from 2025 to 2033.
Baya Systems and Aion Silicon Partner to Accelerate Next-Generation SoC and Chiplet Designs
02/24/2026 | BUSINESS WIREBaya Systems, a pioneer in software-driven, chiplet-ready semiconductor fabric IP for scalable AI, high-performance computing (HPC), and automotive applications, announced a partnership with Aion Silicon (formerly Sondrel), a leading ASIC and SoC architecture and design services company.