Cadence Selected by Microsoft for RAMP Phase II Program
March 23, 2022 | Cadence Design Systems, Inc.Estimated reading time: 1 minute
Cadence Design Systems, Inc. announced that it was selected to participate in the Microsoft Rapid Assured Microelectronics Prototypes (RAMP) Phase II initiative. The RAMP program is an initiative within the Department of Defense (DoD) that NSWC Crane facilitates through the Strategic & Spectrum Missions Advanced Resilient Trusted Systems (S2MARTS) Other Transaction Authority (OTA) powered by National Security Technology Accelerator (NSTXL). The initiative focuses on the advancement of State-of-the-Art (SOTA), secure microelectronics design methods. As part of the Phase II program, Cadence is providing best practice recommendations and security integrations with its digital and verification design flows for advanced system-on-chip (SoC) designs from select defense industrial base prototype designs. The plan is to have the secure design environment integrated into the Microsoft Azure-based deployment infrastructure to support state-of-the-art microelectronics development for mission-critical aerospace and defense applications.
The RAMP program focuses on utilizing commercial best practices to establish design requirements for new and emerging government application areas, including 5G and artificial intelligence (AI). Cadence is participating in multiple tasks associated with this initiative, including applying its leading commercial solutions to the secure chip design, test, and verification process to ensure it is seamless.
“Accelerating the development cycle for advanced silicon with first-pass success is essential for driving secure microelectronics innovation,” said Nimish Modi, Senior Vice President, Marketing and Business Development, Cadence. “With our continued focus on developing the most advanced computational software solutions, Cadence is well-positioned to deliver a rapid and effective design flow between the front-end design capture and verification phase to the implementation of secure silicon devices.”
“Cadence’s participation in the RAMP program brings performance-optimized flows for the DoD’s use on Microsoft Azure,” said Mujtaba Hamid, General Manager, Silicon, Modeling and Simulation, Microsoft. “With this, we established a more comprehensive EDA design environment for the development of advanced microelectronics to facilitate the delivery of new aerospace and defense applications securely and efficiently.”
Both the digital full flow and verification full flow offerings support the aerospace and defense industry and align with Cadence’s broader Intelligent System Design™ strategy.
Suggested Items
S&K Aerospace Awarded Major Contract Under DLA Maritime Acquisition Advancement Program
07/02/2025 | BUSINESS WIRES&K Aerospace, LLC has been awarded a significant contract under the Defense Logistics Agency’s (DLA) Maritime Acquisition Advancement Program, managed by the U.S. Naval Supply Command - Weapon Systems Support (NAVSUP WSS) in Mechanicsburg, PA.
Green Circuits to Exhibit Full-Service Electronics Manufacturing Solutions at 2025 SMD Symposium
07/02/2025 | Green CircuitsGreen Circuits, a full-service Electronics Manufacturing Services (EMS) partner to leading OEMs, is pleased to announce its participation in the 2025 SMD Symposium, taking place August 5-7 at the Von Braun Center in Huntsville, Alabama.
I-Connect007 Editor’s Choice: Five Must-Reads for the Week
06/27/2025 | Nolan Johnson, I-Connect007While news outside our industry keeps our attention occupied, the big news inside the industry is the rechristening of IPC as the Global Electronics Association. My must-reads begins with Marcy LaRont’s exclusive and informative interview with Dr. John Mitchell, president and CEO of the Global Electronics Association. For designers, have we finally reached the point in time where autorouters will fulfill their potential?
Knocking Down the Bone Pile: Tin Whisker Mitigation in Aerospace Applications, Part 3
06/25/2025 | Nash Bell -- Column: Knocking Down the Bone PileTin whiskers are slender, hair-like metallic growths that can develop on the surface of tin-plated electronic components. Typically measuring a few micrometers in diameter and growing several millimeters in length, they form through an electrochemical process influenced by environmental factors such as temperature variations, mechanical or compressive stress, and the aging of solder alloys.
RTX, the Singapore Economic Development Board Sign MOU Outlining 10-year Growth Roadmap
06/20/2025 | RTXRTX and the Singapore Economic Development Board (EDB) have signed a Memorandum of Understanding (MoU) which outlines a 10-year roadmap to further long-term strategic collaboration in Singapore.