Keysight Enables Advanced Pre-Tapeout Silicon Prototyping Using Digital Twin Signaling
May 11, 2023 | Business WireEstimated reading time: 2 minutes

Keysight Technologies, Inc. released a new Universal Signal Processing Architecture (USPA) prototyping platform, enabling semiconductor companies to conduct complete chip prototyping and verification, pre-tapeout, in a real-time development environment integrating digital twins of fully-compliant, standards-based signals.
The final step of the chip design process, known as the silicon tapeout, is an increasingly expensive procedure that leaves little room for design failure. If a design fails following the tapeout, chip makers must start over again with a new “re-spin” that can take 12 months or longer to complete. In addition to tying up valuable research and development resources, these chip redesigns can potentially cause the chip maker to miss a narrow time-to-market window.
To reduce the risks of design failures and expensive re-spins, the Keysight USPA platform provides chip designers and engineers with complete digital twin signaling to verify designs before they are committed to silicon. The USPA platform offers designers an alternative to proprietary custom prototyping systems by integrating ultrafast signal converters with a high performance, completely modular field-programmable gate array (FPGA) prototyping system.
The unique USPA prototyping platform offers the following benefits:
- Supports the highest performance optoelectronic development projects with digital-to-analog converter (DAC) and analog-to-digital converter (ADC) interfaces that emulate signals at full speed, up to 68 GS/s (ADC) and 72 GS/s (DAC).
- Provides a broad range of input / output interfaces that are suitable for applications including 6G wireless development, digital radio frequency memory, advanced physics research, and high-speed data acquisition applications, such as radar and radio astronomy.
- Offers flexibility with two configurations, including a pre-configured system for single channel transceiver applications and a fully configurable set of modular components that can be combined to support a wide range of single and multi-channel applications. In addition, the pre-configured system can be expanded with additional components that leverage the modularity, scalability, and cost-effective reusability of the platform architecture.
Hong Jiang, CEO Avance Semi, Inc., said: “When we began work on our first ASIC for the coherent fiber communication market, we understood that we might only have one chance to get it right and that a second tapeout would be both prohibitively expensive and so time-consuming that we could miss our narrow time-to-market window. With Keysight’s USPA platform and our system integration effort, we can optimize and verify our design in real-time as it progresses. This is like a ‘free soft tapeout’ we can run as many times as needed. This approach saves development time and money while dramatically increasing confidence in our design and product release timeline.”
Dr. Joachim Peerlings, Vice President and General Manager of Keysight’s Network and Data Center Solutions Group, said: “By accelerating and de-risking chip development, Keysight USPA delivers a new end-to-end solution that meets the challenges of leading-edge designs in a very high-cost environment. This powerful platform gives chip developers a digital twin of their future silicon device, allowing them to fully validate their designs and algorithms before incurring the expense and risk of a tapeout.”
Suggested Items
Bridging the Gap Between PCB Designers and Fabricators
04/03/2025 | Stephen V. Chavez, Siemens EDAWith today’s advanced EDA tools, designing complex PCBs in the virtual world does not necessarily mean they can be built in the real world. This makes the relationship between a PCB designer and a fabricator pivotal to the success of a project. In keeping with solid design for manufacturing (DFM) practices, clear and frequent communication is needed to dial and lock in design constraints that meet expectations while addressing manufacturing concerns.
IPC APEX EXPO Newcomer: Faith DeSaulnier of TTM Technologies
04/03/2025 | I-Connect007 Editorial TeamDuring the Newcomer’s Welcome Reception at IPC APEX EXPO, the I-Connect Editorial Team spoke with several first-time attendees. The following is our interview with Faith DeSaulnier, a process engineer based at TTM Technologies’ facility in Forest Grove, Oregon.
Ansys Semiconductor Solutions Certified by TSMC for Reliable, Accurate Analysis of Evolving Chip Designs
04/03/2025 | PRNewswireAnsys announced that PathFinder-SC is certified as a new ESD analysis solution for customers designing with TSMC's N2 silicon process technology. PathFinder-SC delivers a novel verification solution that provides superior capacity and performance, easily accommodating large designs in the cloud.
Real Time with... IPC APEX EXPO 2025: Insights into PCB Design and Manufacturing with Polar Instruments
04/03/2025 | Real Time with...IPC APEX EXPOErik Bateham discusses Polar's latest book, which enhances insights for PCB designers and manufacturers. The book, "The Designer's Guide to... More Secrets of High-Speed PCBs," features a guest chapter on 2D via design modeling. Erik highlights the industry's shift towards UHDI and the challenges in measuring at micron levels.
Connect the Dots: Stop Killing Your Yield—The Hidden Cost of Design Oversights
04/03/2025 | Matt Stevenson -- Column: Connect the DotsI’ve been in this industry long enough to recognize red flags in PCB designs. When designers send over PCBs that look great on the computer screen but have hidden flaws, it can lead to manufacturing problems. I have seen this happen too often: manufacturing delays, yield losses, and designers asking, “Why didn’t anyone tell me sooner?” Here’s the thing: Minor design improvements can greatly impact manufacturing yield, and design oversights can lead to expensive bottlenecks. Here’s how to find the hidden flaws in a design and avoid disaster.