Three Things to Improve High-Speed PCB Signoff, Part 2
September 27, 2023 | Brad Griffin, Cadence Design SystemsEstimated reading time: 1 minute

Another challenge for SerDes is losses within the channel design. At high speeds, dielectric material can be very lossy, making the appropriate selection of the right material, length, etc., critical for the channel. Many questions about stackup, trace widths, and height from the ground plane need to be defined up front. Simulating a signal with a topology explorer tool extracted from the design can be used to set up and run sweep parameters and push min/max length/spacing values into the Allegro schematic constraint manager (system capture). The preliminary constraints and schematics flow is illustrated in Figure 1. As the design progresses with final decisions on stackup and material selections, these constraints can be adjusted.
With the schematics phase finished and the layout phase in progress, the next challenge is compliance with specifications. Specs are dependent on the technology—PCI Express (PCIe), USB, etc.—and, because each one has its own requirements, this can be a complicated process. During this analysis, it is important to make sure the correct transmitter and receiver IBIS-AMI models are being used.
For the channel, Cadence tools can be used to accurately model the channels and address specifications. This is done by using the board file created by the layout designer, selecting several or all the lanes (depending on how much time is available), and running either a 2.5D or full 3D analysis on the entire channel.
Using the results of the channel extraction, a compliance analysis can be run based on the desired protocol. Most likely this will not be a one-time event, as often some obscure requirement not identified in the preliminary phase will surface, requiring additional iterations.
To read the rest of this article, which appeared in the September 2023 issue of Design007 Magazine, click here.
Suggested Items
Kyocera Licenses Quadric’s Chimera GPNPU AI Processor IP
05/08/2025 | BUSINESS WIREQuadric announced that Kyocera Document Solutions Inc. (hereinafter: Kyocera) has licensed the Chimera™ general purpose neural processor (GPNPU) intellectual property (IP) core for use in next generation office automation system on-chip (SoC) designs.
Scanfil Boosts Investment in Electronics Manufacturing in the US
05/08/2025 | BUSINESS WIREScanfil is investing in a second electronics manufacturing line in Atlanta, Georgia, USA. The demand for manufacturing electronics in the USA has increased over the past two years and is expected to continue growing.
Discover TRI Test Solutions at New-Tech 2025
05/08/2025 | TRIBynet Testing Systems, TRI's industry partner, will join New-Tech 2025 at EXPO Tel-Aviv, Pavilion 1 from May 20 – 21, 2025.
SMTA Announces New Online Training Course on Workplace Professionalism
05/06/2025 | SMTAThe SMTA is excited to announce a new online training course titled “A Guide to Workplace Professionalism” which is now available with complimentary access for all SMTA members.
$1 Million Awarded to Galvanize Workforce with Electronics Education
05/05/2025 | University of ArkansasThe Arkansas Department of Higher Education awarded the University of Arkansas $1 million to expand electronics education through development of credit and non-credit courses related to workforce needs in the semiconductor industry.