What Designers Should Know About Test
February 5, 2024 | Andy Shaughnessy, Design007 MagazineEstimated reading time: 2 minutes

Bert Horner, president of The Test Connection, Inc. (TTCI) in Hunt Valley, Maryland, has been helping PCB designers address design-for-test challenges, as well as the need to consider DFT early in the design cycle. I asked him to discuss some of the DFT issues that PCB designers need to be more aware of, and what designers can do to help PCB manufacturers avoid test problems farther down the line. As Bert says, many DFT snafus could be avoided if designers had a better understanding of the actual testing process.
Bert, what are some things that designers need to know about designing for test?
Bert Horner: Of course, test is an integral part of the manufacturing process. Often, designers will design a board that works, but it may only work in a lab or a non-production environment. With DFT, there are really only a couple of key things that you'll need to consider. One is the controllability of parts; you want to be able to disable, control tri-state, and do certain things to have controllability of the card as you're testing areas of the circuitry. You look around at the different control ports, and if you want to utilize things like boundary scan, make sure the five key pins have some kind of access, whether it's going through a header or a bed of nails, where you can access that point to utilize the boundary scan capabilities on the board. Then you’ll have that controllability in utilizing test tools.
Also, be sure to have access to allow for enough power and ground points on the board so you have a balance and you don't have ground bounce. If you're looking at ICT, flying probe, or anything with a bed of nails, you want physical access so you don't have to have the big 0.032" points. Different probing technologies allow you to utilize smaller center-to-center spacings. You can use a through-hole device as a test point on a net; just utilize an unmasked via and call it a test via. Normally on a bed of nails, you don't want to go below 0.018" to .020" in diameter; you want to stay in 0.039", 0.050", 0.075", or 0.100" center-to-center spacing.
When you look at testability, controllability, having enough power and ground points on the board, and then the physical access, you realize that DFT could be setting up your test strategy. I know I will be looking at these bypass caps with AOI, and AOI or testing will be looking at this, so I don’t need to have test points all over that part of that circuitry. If you’re in RF, or even just high-speed digital, you might say, “I can't have test points hanging off that because there are a whole bunch of RCLs hanging off that location.” Well, what can we test, and how do we test that high-speed portion of that board through a black box when not everything is high speed?
To continue reading this conversation, which appeared in the January 2024 issue of Design007 Magazine, click here.
Suggested Items
CIMS to Exhibit at JPCA Show 2025
05/28/2025 | CIMSCIMS is excited to announce our participation at JPCA 2025 in Tokyo, Japan! Join us from June 4-6.
Rohde & Schwarz Satellite Industry Day 2025: Connecting the World with New Space and 5G NTN Technologies
05/27/2025 | Rohde & SchwarzAfter four successful online events with over 1000 participants, Rohde & Schwarz is hosting its fifth Satellite Industry Day on June 3, 2025, on-site at its Munich campus. Rohde & Schwarz test and measurement experts and partners from the industry will present topics from 5G Non-Terresterial Network (NTN) and satellite testing to monitoring and regulatory issues. During breaks participants can experience cutting-edge test and measurement solutions.
Vertical Aerospace Makes Aviation History with Piloted eVTOL Flight in Open Airspace
05/27/2025 | BUSINESS WIREVertical Aerospace, a global aerospace and technology company that is pioneering electric aviation, announced it has made European aviation history with the first-ever piloted wingborne flight of a winged electric vertical take-off and landing (eVTOL) aircraft in open airspace.
TRI, Bosch Partner on AI Solution for MEMS Packaging
05/26/2025 | TRITest Research, Inc., the leading test and inspection systems provider for the electronics manufacturing industry, is proud to announce its successful partnership with Bosch in the development of an AI visual check solution for MEMS packaging.
QinetiQ’s LTPA Extension Worth £1.54B to Modernize Test & Evaluation for Future Warfare
05/26/2025 | QinetiQQinetiQ Group plcannounces a five-year, £1.54 billion extension to its Long Term Partnering Agreement (LTPA) with the UK’s Ministry of Defence (MOD) that will transform the provision of mission critical test and evaluation capabilities and services that help to enhance operational readiness of the UK and allied nations.