What Designers Should Know About Test
February 5, 2024 | Andy Shaughnessy, Design007 MagazineEstimated reading time: 2 minutes

Bert Horner, president of The Test Connection, Inc. (TTCI) in Hunt Valley, Maryland, has been helping PCB designers address design-for-test challenges, as well as the need to consider DFT early in the design cycle. I asked him to discuss some of the DFT issues that PCB designers need to be more aware of, and what designers can do to help PCB manufacturers avoid test problems farther down the line. As Bert says, many DFT snafus could be avoided if designers had a better understanding of the actual testing process.
Bert, what are some things that designers need to know about designing for test?
Bert Horner: Of course, test is an integral part of the manufacturing process. Often, designers will design a board that works, but it may only work in a lab or a non-production environment. With DFT, there are really only a couple of key things that you'll need to consider. One is the controllability of parts; you want to be able to disable, control tri-state, and do certain things to have controllability of the card as you're testing areas of the circuitry. You look around at the different control ports, and if you want to utilize things like boundary scan, make sure the five key pins have some kind of access, whether it's going through a header or a bed of nails, where you can access that point to utilize the boundary scan capabilities on the board. Then you’ll have that controllability in utilizing test tools.
Also, be sure to have access to allow for enough power and ground points on the board so you have a balance and you don't have ground bounce. If you're looking at ICT, flying probe, or anything with a bed of nails, you want physical access so you don't have to have the big 0.032" points. Different probing technologies allow you to utilize smaller center-to-center spacings. You can use a through-hole device as a test point on a net; just utilize an unmasked via and call it a test via. Normally on a bed of nails, you don't want to go below 0.018" to .020" in diameter; you want to stay in 0.039", 0.050", 0.075", or 0.100" center-to-center spacing.
When you look at testability, controllability, having enough power and ground points on the board, and then the physical access, you realize that DFT could be setting up your test strategy. I know I will be looking at these bypass caps with AOI, and AOI or testing will be looking at this, so I don’t need to have test points all over that part of that circuitry. If you’re in RF, or even just high-speed digital, you might say, “I can't have test points hanging off that because there are a whole bunch of RCLs hanging off that location.” Well, what can we test, and how do we test that high-speed portion of that board through a black box when not everything is high speed?
To continue reading this conversation, which appeared in the January 2024 issue of Design007 Magazine, click here.
Suggested Items
Yamaha Reveals Latest Updates Boosting Ease of Use in 1 STOP SMART SOLUTION
04/01/2025 | Yamaha Robotics SMT SectionYamaha Robotics SMT Section has announced automated programming capabilities in YSUP factory software that streamline program generation for all surface-mount processes, including dispensing, printing, placement, and inspection.
Sierra Circuits Inc. Chooses atg A9L Flying Probe Technology for High-speed Electrical Test
04/01/2025 | atg Luther & Maelzer GmbHatg Luther & Maelzer GmbH confirms delivery of high-speed bare board testing technology to PCB fabricator Sierra Circuits Inc. in Sunnyvale, CA.
Real Time with... IPC APEX EXPO 2025: Akrometrix—Creative Approaches to Measuring Thermal Warpage
03/31/2025 | Real Time with...IPC APEX EXPONeil Hubble discusses his research on measuring thermal warpage which focuses on challenges in testing small, thin samples. He introduces non-destructive testing methods that effectively measure without damaging components. Neil highlights the industry's growing interest in AI and outlines future technology goals, including improved resolution and automation to enhance production efficiency.
TTCI and TTC-LLC to Exhibit and Sponsor at SMTA Tech & Expo Forums in Dallas and Houston
03/27/2025 | The Test Connection Inc.The Test Connection Inc. (TTCI), a leading provider of electronic test and manufacturing solutions, and The Training Connection LLC (TTC-LLC) are proud to announce their participation as exhibitors and sponsors at the upcoming Dallas SMTA Tech & Expo Forum on April 1, 2025.
Datest to Highlight Flying Probe Programming and X-ray Testing Services at Upcoming SMTA Texas Expos
03/25/2025 | DatestDatest, a leading provider of integrated PCBA testing, imaging, inspection, and failure analysis services for the electronics industry, is excited to announce it will exhibit in the upcoming SMTA Dallas Expo on Tuesday, April 1st, and the SMTA Houston Expo on Thursday, April 3rd, 2025.