Panel-Level Packages, A Promising Market
December 22, 2015 | Yole DéveloppementEstimated reading time: 3 minutes
For many years now, the semiconductor industry development has been governed by the Moore’s law and the increasing demand for higher performance and lower manufacturing costs. Under this context, the “More than Moore” company, Yole Développement (Yole) has identified a strong interest for panel packages technologies. “At Yole, we saw a growing enthusiasm for panel packages solutions dedicated to a selection of advanced packaging platforms,”asserts Amandine Pizzagalli, Technology & Market Analyst, Advanced Packaging & Semiconductor Manufacturing at Yole. And she adds: “The panel packages market is a competitive market which is attracting lot of new entrants compared to the existing advanced packaging market segments”.
Under the new advanced packaging analysis entitled “Status of Panel-Level Packaging & Manufacturing” released by Yole last November, the market research and strategy consulting company estimates, the panel packaging industry will reach US$ 109 million by 2017, with a market value of US$ 405 million by 2020.
The aim of Yole’s report is to provide a comprehensive overview of the panel packages technologies available right now and in-development. The analysts detailed in this report, panel packages solutions for the following advanced packaging platforms: FOWLP panel, embedded die, hybrid interposer and interposer (silicon, glass and organic)… For each segment, Yole’s team describes the commercial status, the market adoption and the key related applications. Analysts also identified the players for each technology and their market positioning all along the supply chain. They propose a comprehensive description of the competitive landscape as well as related market metrics.
For more than four decades, the semiconductor industry has rigorously followed Moore’s Law in scaling down CMOS technologies. However, a huge investment in new lithography solutions is required to achieve advanced nodes in a range of 20 nm. Although some packaging platforms processed on wafer, i.e. silicon interposer, exhibit good performance, high cost is still the main obstacle that limits its adoption for high-volume manufacturing.
“The demand for lower cost with higher performance has driven the semiconductor industry to develop innovative solutions,” says Santosh Kumar, Technology & Market Analyst, Advanced Packaging & Semiconductor Manufacturing at Yole. And he explains: “One new approach to reducing overall cost is to switch from wafer to a larger-size panel format. Indeed, the panel infrastructure has attracted considerable interest from the semiconductor industry and is certainly a promising market due to its cost advantages and economy of scale benefits.” Panel-level manufacturing has the potential to leverage the knowledge and infrastructure of WLP and the PCB /Flat-Panel Display/Photovoltaic industries.
Page 1 of 2
Suggested Items
Dixon, Inventec Form JV for PC Manufacturing in India
05/05/2025 | DixonDixon has entered into Joint Venture Agreement (JV Agreement) with Inventec. Pursuant to the said JV Agreement, Dixon IT Devices Private Limited (JV Company) will be 60% owned by Dixon and 40% owned by Inventec.
Forge Nano Secures $40M to Scale U.S. Battery Manufacturing and Commercial Semiconductor Equipment Businesses
05/02/2025 | Forge NanoForge Nano, Inc., a technology company pioneering domestic battery and semiconductor innovations, announced the successful close of $40 million in new funding.
Commerce Secretary Howard Lutnick Visits TSMC Arizona Fabrication Facility for Third Fab Ground Breaking
05/02/2025 | U.S. Department of CommerceU.S. Secretary of Commerce Howard Lutnick visited the Taiwan Semiconductor Manufacturing Company (TSMC) semiconductor fabrication facility in Phoenix, Arizona where the company broke ground on a third fab facility.
SIA Welcomes Legislation to Strengthen U.S. Semiconductor Manufacturing Credit
05/02/2025 | SIAThe Semiconductor Industry Association (SIA) released the following statement from SIA President and CEO John Neuffer welcoming House introduction of Building Advanced Semiconductors Investment Credit (BASIC) Act.
INEMI Smart Manufacturing Tech Topic Series: Enhancing Yield and Quality with Explainable AI
05/02/2025 | iNEMIIn semiconductor manufacturing, the ability to analyze vast amounts of high-dimensional data is critical for ensuring product quality and optimizing wafer yield.