Cadence Unveils Joules RTL Design Studio, Delivering Breakthrough Gains in RTL Productivity, Quality of Results
July 18, 2023 | Business WireEstimated reading time: 2 minutes

Cadence Design Systems, Inc. announced the delivery of the Cadence® Joules RTL Design Studio, a new solution that provides users with actionable intelligence to accelerate the register transfer level (RTL) design and implementation process. Front-end designers can access digital design analysis and debugging capabilities from a single, unified cockpit, enabling fully optimized RTL design prior to implementation handoff. With this solution, users will also be able to leverage generative AI for RTL design exploration and big data analytics with Cadence’s leading AI portfolio. With Joules RTL Design Studio, users can achieve physical estimates quickly and accurately, unlocking up to 5X productivity and up to 25% quality of results (QoR) improvements in the RTL.
Joules RTL Design Studio expands upon Cadence’s existing Joules RTL Power Solution, addressing all aspects of physical design by adding visibility into power, performance, area, and congestion (PPAC). In addition, the new tool comes with a host of productivity-enhancing features and benefits, including:
One-of-a-kind intelligent RTL debugging assistant system: Provides early PPAC metrics as well as actionable debugging information throughout the design cycle—logical, physical, and production implementation—so engineers can explore “what-if” scenarios and potential resolutions to minimize iterations and improve design outcomes.
Based on proven engines: Joules RTL Design Studio shares the same trusted engines as the Innovus™ Implementation System, Genus™ Synthesis Solution, and Joules™ RTL Power Solution, enabling users to access all analysis and design exploration features from a single GUI for optimal QoR.
Powerful AI integrations: Joules RTL Design Studio has an integration with the generative-AI solution, Cadence Cerebrus™ Intelligent Chip Explorer, to explore design space scenarios, such as floorplan optimization and frequency versus voltage tradeoffs. Additionally, the Cadence Joint Enterprise Data and AI (JedAI) Platform allows trend and insight analysis across different versions of the RTL or across previous project generations.
Lint checker integration: Allows engineers to run lint checkers incrementally to rule out data and setup issues up-front, reducing errors and time to completion.
Unified cockpit: Provides RTL designers with an efficient, user-friendly experience, offering physical design feedback, localization and categorization of violations, bottleneck analysis and cross-probing between RTL, schematic, and layout.
“Now RTL designers can rapidly access all the physical information needed for PPAC debug without having to wait for implementation, which previously took days or weeks,” said Dr. Chin-Chi Teng, senior vice president and general manager of the Digital & Signoff Group at Cadence. “Joules RTL Design Studio gives designers visibility into the challenges when they can still be addressed easily, ultimately speeding time to market. Our early engagements reaffirmed our initial target of up to 5X faster RTL convergence and up to 25% improved QoR.”
Joules RTL Design Studio is part of the broader Cadence digital full flow, which provides customers with a faster path to design closure. The new tool and the broader flow support the company’s Intelligent System Design™ strategy, enabling system-on-chip (SoC) design excellence.
Suggested Items
HyRel Technologies Celebrates Future Innovators: Intern Program Empowers the Next Generation of Engineers and Professionals
05/01/2025 | HyRelHyRel Technologies, a global provider of quick turn semiconductor modification solutions, is proud to spotlight its 7th class of interns in partnership with Peoria Unified School District, featuring three outstanding young women who are already making meaningful contributions to the company's innovative engineering and operations efforts.
SEMI 3D & Systems Summit to Spotlight Trends in Hybrid Bonding, Chiplet Architecture and Geopolitical Dynamics
05/01/2025 | SEMILeading experts in 3D integration and systems for semiconductor manufacturing applications will gather at the annual SEMI 3D & Systems Summit, June 25-27, 2025, in Dresden.
Cadence Expands Design IP Portfolio Optimized for Intel 18A and Intel 18A-P Technologies, Advancing AI, HPC and Mobility Applications
05/01/2025 | Cadence Design SystemsCadence announced a significant expansion of its portfolio of design IP optimized for Intel 18A and Intel 18A-P technologies and certification of Cadence® digital and analog/custom design solutions for the latest Intel 18A process design kit (PDK).
A Visit With ‘Flexperts’ Mark Finstad and Nick Koop
05/01/2025 | Joe Fjelstad, Verdant ElectronicsAt IPC APEX EXPO 2025, I chatted with seasoned flex experts Mark Finstad and Nick Koop about "Flexperts" and their roles as leading educators and in the realm of standards development for this increasingly indispensable electronic interconnection technology. They have been teaching about lessons learned and how to successfully navigate the “seas” of flexible circuits to help their students avoid the hazards that have taken down many of their predecessors in the past.
Siemens Expands Global Electronics Intelligence Reach and Supplyframe Portfolio with Wevolver Acquisition
04/30/2025 | Siemens Digital Industries SoftwareSiemens Digital Industries Software announced its intention to acquire Wevolver, expanding its audience reach, enhancing the Supplyframe product portfolio, and combining digital marketing and integrated campaign programs that include go-to-market support and content creation.