iNEMI Packaging Tech Topic Webinar: Equipment Capabilities and Challenges to Support Advanced Packaging Trends
July 26, 2024 | iNEMIEstimated reading time: 2 minutes
Modern day computing needs, notably AI/machine learning and high-performance computing, along with their subsequent memory and I/O requirements, are fueling an increased demand for semiconductor devices with higher performance, lower power consumption and latency as well as reduced footprint. For decades Moore’s Law was the driving force in achieving ever-favorable PPA (power performance and area) for system-on-chip (SoC) devices. With the slowdown in process node scaling, the industry has turned its attention to alternatives in an effort to regain the past performance trajectory. Advanced packaging schemes have been instrumental in allowing the disaggregation of monolithic chips into smaller functional blocks (chiplets), technology nodes optimized for their given function, cost and performance targets, and then re-assembled at a package level. System-in-package (SiP), 3D-stacking, 2.5D-Interposers, etc. are prime examples of packaging technologies utilized to make up for Moore’s Law scaling issues.
System designers and packaging providers have invented many solutions for reconnecting chiplets in a cost-effective manner where cost can be considered as a weighted average of power consumed, volume occupied, latency or bandwidth limitations. In addition, interconnect density is seeing a steady increase along with reassembled package sizes forecasted to approach 10x reticle in the near future. The ever-evolving packaging schemes have not come without introducing challenges, however. Packaging processes for high-end devices are seeing a migration from conventional flip chip attach, utilizing mass reflow (MR), to more sophisticated techniques such as thermo-compression bonding (TCB). Where pitch scaling goes below 50 µm solder-capped copper pillars utilizing flux for oxide removal introduce further challenges related to flux application and removal.
This webinar will discuss the Kulicke & Soffa (K&S) response to this challenge with the development of an in-situ oxide removal system which has been shown to enable fluxless TCB in the sub-50 µm regime with demonstrated capability down to ~12 µm. The process has been proven to increase yield and process window size for many applications. K&S has productized its proprietary fluxless TCB technology, primarily targeting solder-based fine pitch applications, but there is a natural path for its applicability toward Cu-Cu TCB as well. There is further potential to extend fluxless Cu-to-Cu TCB down to 5 µm pitch or below making it a viable alternative to hybrid bonding. The benefits of Cu-to-Cu TCB are believed to not only be attractive to integrated device manufacturers (IDMs)/foundry companies due to lower costs, but will be especially attractive to subcontractors and OSATs (outsourced semiconductor assembly and test companies) with limited or no front-end level cleanroom capability.
About the Speaker
Peter van Emmerik is a Senior Product Manager at Kulicke & Soffa Industries responsible for the Advanced Packaging Thermo-Compression product portfolio. His current focus is working closely with customers to help them realize their advanced packaging requirements as the industry transitions to larger, fine-pitch die packages and heterogeneous integration of chiplets.
Peter has been with Kulicke & Soffa for almost 20 years and holds both BS and MS degrees in mechanical engineering.
Registration
This webinar is open to industry; advance registration is required (see link below). If you have any questions or need additional information, please contact Masahiro Tsuriya.
August 20, 2024
9:00-10:00 a.m. EDT (Americas)
3:00-4:00 p.m. CEST (Europe)
10:00-11:00 p.m. JST (Japan)
Register for this webinar
Subscribe
Stay ahead of the technologies shaping the future of electronics with our latest newsletter, Advanced Electronics Packaging Digest. Get expert insights on advanced packaging, materials, and system-level innovation, delivered straight to your inbox.
Subscribe now to stay informed, competitive, and connected.
Suggested Items
SEMI 3D & Systems Summit to Advance AI, Hybrid Bonding, and Chiplet Ecosystem
05/06/2026 | SEMIGlobal experts in advanced semiconductor packaging and 3D integration will convene at the annual SEMI 3D & Systems Summit, June 17–19, 2026, in Dresden, Germany.
AI Interconnect Boom Drives Southeast Asia Outsourcing Expansion
05/05/2026 | TrendForceGlobal shipment volume of optical transceivers is projected to more than triple from 26.5 million units in 2023 to over 92 million units by 2026, according to TrendForce’s latest AI infrastructure research.
U.S. Semiconductor Industry Convenes at Glass4Chips Summit
05/04/2026 | NY CREATESThe 2026 Glass4Chips Summit will bring together leaders and innovators across industry, academia, and government to address a framework for accelerating the adoption of glass substrates in next-generation semiconductor manufacturing and packaging.
SCHMID Launches 'Any Layer ET' for Panel-Level Advances Packaging, to Present at ECTC 2026
04/30/2026 | SCHMID GroupSCHMID Group, a global leader in advanced manufacturing solutions for the electronics and semiconductor industries, is advancing next-generation substrate manufacturing with its proprietary Any Layer ET (Embedded Trace) Process for full panel-level Advanced Packaging.
AI Competition Turns into a Supply Chain Arms Race, Tightening Advanced Packaging and 3nm Capacity
04/30/2026 | TrendForceTrendForce’s latest foundry industry findings point out that AI demand has surged rapidly since 2023, leading to capacity bottlenecks in 3 nm–2 nm wafers and 2.5D/3D advanced packaging.