Cadence Unveils Arm-Based System Chiplet
November 20, 2024 | Cadence Design SystemsEstimated reading time: 2 minutes

Cadence has announced a groundbreaking achievement with the development and successful tapeout of its first Arm-based system chiplet. This innovation marks a pivotal advancement in chiplet technology, showcasing Cadence's commitment to driving industry-leading solutions through its chiplet architecture and framework.
The First System Chiplet
In a significant leap forward, Cadence has successfully prototyped, designed, and taped out the industry's first system chiplet. This chiplet integrates processors, system IP, and memory IP within a single package, interconnected through the Universal Chiplet Interconnect Express™(UCIe™) standard interface. Developed with Arm, the chiplet complies with Arm's Chiplet System Architecture (CSA), a standard that ensures interoperability and speeds time-to-market for chiplets.
A system chiplet includes functionality to manage the resources and functionality of the overall multi-chiplet SoC. Featuring components such as a system processor, safety management processor, Cadence controllers, and Cadence PHY IP for LPDDR5 and UCIe, the chiplet is a testament to Cadence's innovation. Using Cadence Janus NoC technology, the chiplet accommodates up to 64GB/s peak bandwidth for UCIe IP and 32GB/s peak memory bandwidth for LPDDR5 IP.
Advancing the Chiplet Ecosystem with Arm
In March 2024, Cadence and Arm formalized their longstanding collaboration to deliver a chiplet-based reference design and a cutting-edge software development platform. This partnership combines Cadence's robust IP and EDA solutions with Arm's state-of-the-art IP technologies, significantly reducing design complexity and accelerating time-to-market for customers. The alliance sets the stage for further advancements, offering customers a comprehensive development platform for unprecedented performance and efficiency.
The central strategy for this collaboration is investing in the Arm CSA, enabling greater component reuse between suppliers. Cadence is an active contributor to the CSA and is developing chiplets that comply with this standard. These standards allow scale and faster time-to-market for chiplets, including Arm Compute Subsystems (CSS) and the Cadence system chiplet.
Advanced IP Technology Innovations
Capitalizing on decades of expertise in IP and subsystem design, the Silicon Solutions Group delivers high-value solutions that address customer challenges. Abstracting functionality into chiplet IP empowers customers to bring innovations to market more quickly. Cadence's mastery of advanced packaging and interconnect technologies enables scalable, high-performance solutions that enhance efficiency and drive technological progress.
Transforming Industries with Chiplet Technology
The shift from monolithic SoCs to chiplet-based designs is driven by the need for enhanced design efficiency, faster platform refresh cycles, and optimized power, performance, and area (PPA) metrics. Chiplets enable a multi-foundry business model, integrating cross-foundry process technologies within the same package. As technology density scaling slows, chiplets become essential in overcoming Moore's Law limits and process reticle constraints. New packaging and interconnect solutions, including 2.5D and 3D packaging and die-to-die interfaces like UCIe, support this transformative approach, offering customers a path to accelerated innovation and market readiness.
Conclusion
Cadence's pioneering work in chiplet technology represents a significant advance in the semiconductor industry. Cadence is setting new benchmarks for efficiency, scalability, and performance through innovative architectures, robust IP, and strategic partnerships. These developments meet the evolving demands of the high-performance computing, automotive, and data center industries and empower customers to overcome design challenges and accelerate their time to market. Cadence remains committed to pushing the boundaries of technology, shaping the future of the chiplet ecosystem.
Suggested Items
EXTOLL Collaborates with BeammWave and GlobalFoundries as Key SerDes IP Partner for Lowest Power High-Speed ASIC
02/04/2025 | GlobalFoundriesEXTOLL, a leading provider of high-speed and ultra-low-power SerDes and Chiplet connectivity, has been selected by BeammWave, an innovation leader in mmWave 5G/6G digital beamforming, as a key SerDes IP supplier for its next gen communication ASIC development portfolio on GlobalFoundries’ (GF) 22nm FD-SOI process technology, 22FDX®.
Delvitech Expands Into Microelectronics and Chiplet Segments
01/23/2025 | DelvitechDelvitech, a global leader in AI-driven optical inspection technology, is proud to announce its strategic expansion into the microelectronics and chiplet sectors.
Honda, Renesas Sign Agreement to Develop High-Performance SoC for Software-Defined Vehicles
01/10/2025 | JCN NewswireHonda Motor Co., Ltd. and Renesas Electronics Corporation announced that they have signed an agreement to develop a high-performance system-on-chip (SoC) for software-defined vehicles (SDVs).
iNEMI Packaging Tech Topic Series: Damage-Free Rapid Electron Beam Testing for Advanced Packaging
07/24/2024 | iNEMITesting issues are limiting chip makers’ ability to create larger SOCs (system-on-chip). The scan field dimensions of EUV (extreme ultraviolet light) and NA (numerical aperture) EUV, which are typically used for testing, are too small.
ASMPT, IBM Deepen Collaboration to Advance Bonding Methods for Chiplet Packages for AI
07/24/2024 | ASMPTASMPT and IBM today announced a renewed agreement to extend their collaboration on the joint development of the next advancement of chiplet packaging technologies.