-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueCreating the Ideal Data Package
Why is it so difficult to create the ideal data package? Many of these simple errors can be alleviated by paying attention to detail—and knowing what issues to look out for. So, this month, our experts weigh in on the best practices for creating the ideal design data package for your design.
Designing Through the Noise
Our experts discuss the constantly evolving world of RF design, including the many tradeoffs, material considerations, and design tips and techniques that designers and design engineers need to know to succeed in this high-frequency realm.
Learning to Speak ‘Fab’
Our expert contributors clear up many of the miscommunication problems between PCB designers and their fab and assembly stakeholders. As you will see, a little extra planning early in the design cycle can go a long way toward maintaining open lines of communication with the fab and assembly folks.
- Articles
- Columns
Search Console
- Links
- Media kit
||| MENU - design007 Magazine
Designers Notebook: Specifying Lead-Free Compatible Surface Finish and Coating for Solderability and Surface Protection
July 6, 2016 | Vern Solberg, ConsultantEstimated reading time: 5 minutes

A majority of the components furnished for electronic assembly are designed for solder attachment to metalized land patterns specifically designed for each device type. Providing a solder process-compatible surface finish on these land patterns is vital; however, selection of the surface finish on the circuit structure, whether plated or coated, can be greatly influenced by the components’ terminal metalization and the specific alloy composition used for the assembly process. Before applying a surface finish on the copper contact sites, however, a thin polymer coating (soldermask) will be applied over the entire surface of the board leaving only the contact sites exposed for soldering.
Soldermask is essential for preventing surface oxidation, contamination or shorting between the closely spaced copper conductors. The soldermask developed for rigid PCB applications is basically a polymer formulation furnished as a liquid for pattern printing or a liquid photoimageable (LPI) version for screen or spray coating. Photoimageable dry film is available as well, requiring surface lamination. LPI soldermask is favored for surface mount applications because it is very thin, flows well around the surface topography and enables precise image definition. Proper curing of the material is critical. When the mask is not fully cured it is susceptible to serious decomposition, crazing and peeling resulting from improperly cured flux chemistries. There is a wide range of curing methods but thermal cure and UV cure materials are most common for one-part formulations. Two-part epoxy-based soldermask materials will cure at room temperature.
Flex circuits and the flexible portion of rigid-flex circuits will require protection as well. These circuits will likely adopt a thin polyimide film as their base. Copper foils laminated or cast onto the base material are photo-patterned and chemically etched to form the final circuit pattern. A common surface protection solution relies on the lamination of a second layer of polyimide film (referred to as the ‘coverlay’) over the copper conductors, a material that is about half the thickness of the base material. Before lamination of the coverlay over the circuit pattern, openings around mounting holes and land pattern features must be provided.
There are several methods for preparing the coverlay film. Holes can be gang punched using dedicated tooling leaving a very clean edge profile. Hard tooling is expensive, but for high-volume applications, most practical. Steel rule punching and mechanical drilling and milling is an option but the edge quality can be lacking. A process that has evolved in recent years uses laser direct imaging (LDI) technology. The system is driven directly from CAD data so no tooling or complex NC programming is necessary. A modified acrylic based photoimageable dry film coverlay material is also available. The supplier (DuPont) claims it is well suited for both single- and double-sided flex circuit applications—applications that typically require fine-line resolution along with bend and crease flexibility. A liquid photoimageable coverlay material is also available. The material is specifically engineered for flexible circuits. It is halogen-free and meets RoHS, UL 94-V0, and NASA outgassing specifications. The manufacturer (Technic) claims the material exhibits “superior flexibility and excellent resolution” and it is a cost effective substitute for the traditional polyimide films. Although the material may be more economical than prefabricated polyimide coverlay, physical robustness must be evaluated for specific applications.
With regard to component terminal finish, manufacturers, in compliance with the RoHS directive, are supplying both active and passive devices with Pb-free surface plating. Solder ball or bump contacts on array-configured devices also use a compliant alloy. The alloys used for plating leads and terminals are pure tin or a tailored tin alloy with the addition of a small percentage of bismuth, nickel or copper alloys. On the other hand, alloy compositions furnished on array-configured devices can vary a great deal. Although they too will be composed primarily of pure tin, the addition of small amounts of silver, copper, bismuth, antimony and nickel alloys may be added to meet some requirement established by the manufacturer. A majority of these array-packaged components will rely on one of the so called ‘SAC’ alloys, a composition made up primarily with tin (Sn) as the base alloy and small amounts of silver (Ag) and copper (Cu). The solder material selected for assembly will likely be one of the SAC alloy compositions as well but modified variations may be considered for more environmentally stressful applications.
Although Pb-free ‘hot air solder leveling’ (HASL) over the etched copper land pattern features remains a predominant finishing technique, electroless plating combined with immersion plating processes are widely used as well. The Pb-free HASL process requires the momentary immersion of the circuit boards into a molten vessel of a SAC alloy and then removing any excess solder build-up by directing a high velocity stream of hot air across the surface of the board (hot air solder level process).
The most common electroless/immersion process (ENIG) begins with a nickel deposition over the copper to act as an oxidation barrier. Following the primary electroless Ni plating step, the circuit is immersed into a heated solution containing the secondary alloy, commonly gold (Au) to maintain solderability of the nickel surface. Immersion plating (without nickel) can be applied directly over bare copper as well. The alloys typically selected for immersion plating on copper are tin (Sn) or silver (Ag). All of these immersion-plating finishes support Pb-free surface mount solder processes but the thin coatings will degrade over time, somewhat dependent on the environment where the circuits will be stored prior to assembly.
As an alternative to alloy plating on copper, many have found that coating the surface with an organic surface preservative (OSP) is preferred. This material can be applied using the immersion technique or spray coated. OSP is a water-based organic compound that selectively bonds to only the copper not covered by soldermask, providing a thin protective layer over the copper. Unlike the alloy finishes noted above, the OSP material is considered environmentally innocuous. On the negative side, shelf life for solderability will be somewhat limited and post assembly test fixture probe contact may be compromised. But, unlike the immersion alloys, any compromised OSP coatings can be chemically stripped from the copper to enable re-coating with fresh material (and that’s a good thing).
Vern Solberg is an independent technical consultant based in Saratoga, California, specializing in SMT and microelectronics design and manufacturing technology. To reach Solberg click here.
Suggested Items
Indium’s Karthik Vijay to Present on Dual Alloy Solder Paste Systems at SMTA’s Electronics in Harsh Environments Conference
05/06/2025 | Indium CorporationIndium Corporation Technical Manager, Europe, Africa, and the Middle East Karthik Vijay will deliver a technical presentation on dual alloy solder paste systems at SMTA’s Electronics in Harsh Environments Conference, May 20-22 in Amsterdam, Netherlands.
SolderKing Achieves the Prestigious King’s Award for Enterprise in International Trade
05/06/2025 | SolderKingSolderKing Assembly Materials Ltd, a leading British manufacturer of high-performance soldering materials and consumables, has been honoured with a King’s Award for Enterprise, one of the UK’s most respected business honours.
Knocking Down the Bone Pile: Gold Mitigation for Class 2 Electronics
05/07/2025 | Nash Bell -- Column: Knocking Down the Bone PileIn electronic assemblies, the integrity of connections between components is paramount for ensuring reliability and performance. Gold embrittlement and dissolution are two critical phenomena that can compromise this integrity. Gold embrittlement occurs when gold diffuses into solder joints or alloys, resulting in mechanical brittleness and an increased susceptibility to cracking. Conversely, gold dissolution involves the melting away of gold into solder or metal matrices, potentially altering the electrical and mechanical properties of the joint.
'Chill Out' with TopLine’s President Martin Hart to Discuss Cold Electronics at SPWG 2025
05/02/2025 | TopLineBraided Solder Columns can withstand the rigors of deep space cold and cryogenic environments, and represent a robust new solution to challenges facing next generation large packages in electronics assembly.
BEST Inc. Reports Record Demand for EZReball BGA Reballing Process
05/01/2025 | BEST Inc.BEST Inc., a leader in electronic component services, is pleased to announce they are experiencing record demand for their EZReball™ BGA reballing process which greatly simplifies the reballing of ball grid array (BGA) and chip scale package (CSP) devices.