-
- News
- Books
Featured Books
- smt007 Magazine
Latest Issues
Current IssueSpotlight on India
We invite you on a virtual tour of India’s thriving ecosystem, guided by the Global Electronics Association’s India office staff, who share their insights into the region’s growth and opportunities.
Supply Chain Strategies
A successful brand is built on strong customer relationships—anchored by a well-orchestrated supply chain at its core. This month, we look at how managing your supply chain directly influences customer perception.
What's Your Sweet Spot?
Are you in a niche that’s growing or shrinking? Is it time to reassess and refocus? We spotlight companies thriving by redefining or reinforcing their niche. What are their insights?
- Articles
- Columns
- Links
- Media kit
||| MENU - smt007 Magazine
Package-on-Package Warpage Characteristics and Requirements
July 25, 2016 | Wei Keat Loh, Intel Malaysia, and Haley Fu, iNEMIEstimated reading time: 3 minutes

Electronics packaging technology has been relentlessly changing and pushing design boundaries, leading to adoption of new materials, assembly processes, ultra-small geometries, and 2.5D and 3D integration. These changes have driven multiple assembly and surface mount challenges, and among these are concerns about package warpage. Current qualification criteria and standards are not adequate to predict good yield results at first- and second-level assemblies. Furthermore, measurement methods (dimensional and test) are neither common nor up-to-date.
The International Electronics Manufacturing Initiative (iNEMI) organized the Warpage Characteristics of Organic Packages Project to identify primary factors that can contribute to the warpage performance of selected components during typical SMT processes. The project team's plan was to define a qualification method and a set of criteria (e.g., sample size, precondition, variations of material and processes at the first and second levels) that could be used to evaluate warpage characteristics of new and existing packages in the design and manufacture of products. Their objective was to better understand package warpage characteristics across different package types and attributes. The project has, to date, evaluated several types of packages. This article focuses on the work related to package-on-package (PoP).
PoP is widely used in mobile devices due to its integrated design, lower cost and faster time to market. Understanding warpage characteristics and requirements of this type of package is critical to ensuring that both the top and bottom package can be mounted with minimal yield lost. The current state of PoP warpage requirements has not been reevaluated and formed in clear specification other than customer-specific requirements. The typical SMT defect modes, such as non-wet open, solder bridging, head and pillow, and non-contact open (Figure 1) are applicable to both the joints between the PoP bottom package with the board and the PoP memory package. Other gross SMT defects can occur when there are geometry interferences between the PoP packages. This shows there is a need for ensuring that the warpage between PoP bottom and memory package is compatible. Efforts to leverage the warpage character-such behavior. Eslampour, lists many measurement tools that can be used to measure the dynamic warpage of a package. The most common tool made available for this study was the thermal shadow moiré tool. The ability to measure warpage at elevated temperature provides better risk assessment for the formation of component board assembly joints. The common convention used to define the warpage direction is based on "+" and "–" magnitude which represent convex and concave direction. However, there are shapes that are hard to determine just using these two signs.
Figure 1: Typical SMT defect modes.
The measurement was conducted based on the availability of the sample and perceived risk level. There were three preconditioning considerations: "as is," "bake" and "MET" (manufacturing exposure time), listed in Table 2. The purpose of these considerations is to mimic potential conditions prior to board assembly.
'As is' mimics the potential condition where packages are directly mounted to the board after taken out of sealed bags without much staging time. 'Bake' mimics the condition where the package is baked after being staged for unknown condition prior to board assembly. The baking process potentially alters the stress state of the package and removes any diffused moisture. MET nine days mimics the condition where the package is being staged in the factory floor for nine days, exposed to 30°C and 60%RH prior to component board assembly process. The typical MSL 3 calls for a maximum seven days of staging, but the work here extended to nine days to take into account any unforeseen circumstances.
These three precondition environments may potentially demonstrate different package warpage behavior and board assembly yield depending on the packaging technology used. Due to uneven samples acquired, some package types listed here were not subjected to all these preconditions.
To read this entire article, which appeared in the July 2016 issue of SMT Magazine, click here.
Testimonial
"We’re proud to call I-Connect007 a trusted partner. Their innovative approach and industry insight made our podcast collaboration a success by connecting us with the right audience and delivering real results."
Julia McCaffrey - NCAB GroupSuggested Items
Indium Corporation Earns Mexico Technology Award for New Halogen-Free Flux-Cored Wire
09/18/2025 | Indium CorporationIndium Corporation recently earned a Mexico Technology Award for its new high-reliability, halide- and halogen-free flux-cored wire, CW-807RS, which improves wetting speeds and cycle times for electronics assembly and robot soldering applications.
MacDermid Alpha Showcases Advanced Interconnect Solutions at PCIM Asia 2025
09/18/2025 | MacDermid Alpha Electronics SolutionsMacDermid Alpha Electronic Solutions, a global leader in materials for power electronics and semiconductor assembly, will showcase its latest interconnect innovations in electronic interconnect materials at PCIM Asia 2025, held from September 24 to 26 at the Shanghai New International Expo Centre, Booth N5-E30
Breakthrough in Non-Contact Solder Removal Earns Kurtz Ersa 2025 Mexico Technology Award at SMTA Guadalajara
09/18/2025 | Kurtz Ersa Inc.Kurtz Ersa Inc., a leading supplier of electronics production equipment, is proud to announce that it has been awarded a 2025 Mexico Technology Award in the category of Rework & Repair for its HR 600P Automatic Rework System.
Knocking Down the Bone Pile: Best Practices for Electronic Component Salvaging
09/17/2025 | Nash Bell -- Column: Knocking Down the Bone PileElectronic component salvaging is the practice of recovering high-value devices from PCBs taken from obsolete or superseded electronic products. These components can be reused in new assemblies, reducing dependence on newly purchased parts that may be costly or subject to long lead times.
Koh Young, Fuji, and Kurtz ERSA Drive Smart Manufacturing Solutions for EV and Automotive Electronics at Kunshan, China Technical Seminar
09/11/2025 | Koh YoungKoh Young Technology, the global leader in True 3D measurement-based inspection solutions, partnered with Fuji Corporation and Kurtz ERSA to host an exclusive technical seminar for leading automotive manufacturers in East China. Held on September 4 at Fuji’s factory in Kunshan, the event gathered participants representing over 35 companies.