Tachyum Achieves 90% of Silicon Laid for its Prodigy Universal Processor
May 12, 2020 | Business WireEstimated reading time: 2 minutes
Semiconductor startup Tachyum Inc. announced today that it has achieved, on schedule, a major milestone in the detailed physical design of its Prodigy Universal Processor. Tachyum now has a complete chip layout, with a verified detailed physical design of more than 90% of the design silicon area.
Tachyum’s Prodigy is the world’s first Universal Processor, combining general-purpose processors, high-performance computing (HPC), artificial intelligence (AI), deep machine learning (ML), explainable AI, bio AI and other AI disciplines within a single chip. This latest milestone achieved integration of key, high-quality Tachyum IP within a multiprocessor environment, and with DDR4/DDR5 DRAM controllers, PCIE 5.0, 112Gb SERDES, USB, GPIO, PLLs and various I/Os. Results of the layout indicate that Prodigy’s die size is within product design goals with top-level clocking results that are better than expected.
“Next-generation leading-edge AI CPU SoCs need to integrate high-performance IP solutions that meet a range of specialized processing, memory performance and real-time data connectivity design requirements inclusive of high-speed 112G PAM4 SerDes,” said Rishi Chugh, vice president of product marketing, IP Group at Cadence. “Cadence’s best-in-class IP portfolio solutions are silicon proven in advanced process nodes and deliver optimal design productivity, enabling Tachyum to accelerate their development cycle and differentiate in the fast-moving AI market.”
“With die size and clock speed both being on target, we are confident in our ability to deliver the world’s first universal processor. It will radically improve compute performance and efficiency for data center, AI and HPC workloads,” said Tachyum CEO Dr. Radoslav Danilak.
Prodigy, the company’s 64-core flagship product, is scheduled for high-rate production in 2021. It outperforms the fastest Xeon processors at 10x lower power (core vs. core) on data center workloads, as well as outperforming NVIDIA’s fastest GPU on neural net AI training and inference. Due to its high computational density and I/O bandwidth, networks of Prodigy processors comprising of just 125 HPC racks, can deliver an ExaFLOPS (a billion, billion floating point operations per second) of capacity. Prodigy’s 3X lower cost per MIPS, compared to other CPU competition, coupled with its 10X processor power savings translates to a 4X reduction in Data Center TCO (Annual Total Cost of Ownership: CAPEX + OPEX). Even at 50% Prodigy attach rates, this translates to billions of dollars per year in real savings for hyperscalers such as Google, Facebook, and Amazon.
Since Prodigy can seamlessly and dynamically switch from data center workloads to AI or HPC workloads, unused servers can be powered up, on demand, as ad hoc AI or HPC networks—CAPEX free, since the servers themselves are already purchased. Every Prodigy-provisioned data center, by definition, becomes a low-cost AI center of excellence, and a low-cost HPC system.
Suggested Items
Real Time with… IPC APEX EXPO 2024: Ventec Discusses New Pro-bond Family of Advanced Products
05/01/2024 | Real Time with...IPC APEX EXPOChris Hanson, Ventec's Global Head of IMS Technology, outlines the launch of four pro-bond formulas that deliver an outstanding combination of low dissipation factor (Df) with a dielectric constant (Dk) range to maximize the design window for critical PCB parameters. As Chris points out, Pro-bond is designed for low-loss, high-speed applications, while thermal-bond dissipates heat from a component through the board to a heat sink.
IPC's Vision for Empowering PCB Design Engineers
04/30/2024 | Robert Erickson, IPCAs architects of innovation, printed circuit board designers are tasked with translating increasingly complex concepts into tangible designs that power our modern world. IPC provides the necessary community, standards framework, and education to prepare these pioneers as they explore the boundaries of what’s possible, equipping engineers with the knowledge, skills, and resources required to thrive in an increasingly dynamic field.
On the Line With… Talks With Cadence Expert on SI/PI for PCB Designers
05/02/2024 | I-Connect007In “PCB 3.0: A New Design Methodology—SI/PI for PCB Designers,” subject matter expert Brad Griffin, Cadence Design Systems, discusses how an intelligent system design methodology can move some signal and power integrity decision-making into the physical design space, offering real-time feedback.
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.
Cadence, TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
04/25/2024 | Cadence Design SystemsCadence Design Systems, Inc. and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics.