-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueSignal Integrity
If you don’t have signal integrity problems now, you will eventually. This month, our expert contributors share a variety of SI techniques that can help designers avoid ground bounce, crosstalk, parasitic issues, and much more.
Proper Floor Planning
Floor planning decisions can make or break performance, manufacturability, and timelines. This month’s contributors weigh in with their best practices for proper floor planning and specific strategies to get it right.
Showing Some Constraint
A strong design constraint strategy carefully balances a wide range of electrical and manufacturing trade-offs. This month, we explore the key requirements, common challenges, and best practices behind building an effective constraint strategy.
- Articles
- Columns
- Links
- Media kit
||| MENU - design007 Magazine
Reduce Board Skyline With Solid Cavity Design
July 20, 2023 | Kris Moyer, IPCEstimated reading time: 2 minutes

With the increasing shrinkage of modern electronics in both board size and product volume, it’s becoming more difficult to mount components to the PCB surface and still meet volumetric requirements. To avoid chip-on-board (COB) processing, board cavities can help mitigate the Z-axis skyline volumetric issues and allow for components that would otherwise not fit within the skyline to be used.
As the name implies, a cavity is the removal of some of the board material to expose traces and contact pads on inner layers of the PCB. This is done to allow attachment of the component to these exposed pads rather than pads on the surface of the PCB (Figure 1). To form cavities, several special processes need to be considered. Among these are inner layer plating, particularly the effects of plating and surface finish on inner layer impedance for signal integrity; sequential lamination; surface finish on exposed inner layer pads; and the use of controlled depth milling to form the cavity, just to name a few.
Figure 1: A typical cavity as it appears in an ECAD software tool.
One of the first items of concern is the effect of plating and surface finish on impedance of the inner layers. When cavities are formed without sequential lamination, the plating and surface finish needed to support the soldering process will add conductive material thickness to the exposed areas of the inner layer. This in turn will cause an impedance discontinuity due to these different thicknesses of the traces.
Additionally, the removal of the reference planes from one side of the conductor changes the structure of the transmission line from a stripline on inner layer to a microstrip in the cavity. Most ECAD and SI tools do not support different transmission line structures on the same layer of the board. There are some solutions to this conundrum: Rather than relying on the built-in transmission line structures of ECAD tools, the designer can manually calculate the controlled impedance trace widths for the stripline and microstrip sections and then use area constraint rules to define the widths both in the cavity and on the remainder of the layer.
One possible way around this issue is to use sequential lamination to allow plating on the entire layer. But sequential lamination poses its own problems. First, it is a more costly and time-consuming process. Second, it adds fabrication allowances. It may also require the use of blind and/or buried vias to make the connections between layers. The multiple plating cycles needed for sequential lamination can cause other fabrication issues. It is recommended that the fabricator be consulted on any sequential lamination PCB design.
To read this entire article, which appeared in the July 2023 issue of Design007 Magazine, click here.
Testimonial
"We’re proud to call I-Connect007 a trusted partner. Their innovative approach and industry insight made our podcast collaboration a success by connecting us with the right audience and delivering real results."
Julia McCaffrey - NCAB GroupSuggested Items
SASinno Americas Introduces the Ultra Series
10/07/2025 | SASinno AmericasSASinno Americas has introduced the new Ultra Series, the latest generation of offline selective soldering systems. Available in two models—the Ultra-i1 and Ultra-i2—the new series is designed to meet the needs of manufacturers running small to medium batch sizes, multiple product types, and frequent line changes, while maintaining exceptional precision and process control.
Elmotec by E-Tronix to Showcase SolderSmart® TOP Robotic Soldering at The Assembly Show 2025
10/06/2025 | ELMOTECE-tronix, a Stromberg Company, is pleased to announce its participation at The Assembly Show 2025 in Rosemont, IL, October 21st through 23rd. Exhibiting under Elmotec by E-Tronix, Booth #448, the team will highlight the SolderSmart® TOP robotic soldering system, featuring live demonstrations throughout the show.
SolderKing Marks Seven Years of Growth and International Recognition
10/01/2025 | SolderKing Assembly Materials Ltd,SolderKing Assembly Materials Ltd, a leading UK-based manufacturer of soldering materials and consumables, is celebrating seven years of innovation, growth, and international success.
Indium Features Next-Generation Materials for Semiconductor Assembly at IMAPS
09/29/2025 | Indium CorporationIndium Corporation, an industry leader in innovative materials solutions for semiconductor packaging and assembly, will feature its lineup of high-reliability products at the International Symposium on Microelectronics, organized by the International Microelectronics Assembly and Packaging Society (IMAPS), to be held from September 29 to October 2 in San Diego, California.
Koh Young, Fuji, and Kurtz ERSA Drive Smart Manufacturing Solutions for EV and Automotive Electronics at Kunshan, China Technical Seminar
09/25/2025 | Koh YoungKoh Young Technology, the global leader in True 3D measurement-based inspection solutions, partnered with Fuji Corporation and Kurtz ERSA to host an exclusive technical seminar for leading automotive manufacturers in East China.