New Report on Energy-efficient Computing
October 21, 2015 | NSFEstimated reading time: 2 minutes
A report that resulted from a workshop jointly funded by the Semiconductor Research Corporation (SRC) and National Science Foundation (NSF) outlines key factors limiting progress in computing--particularly related to energy consumption--and novel research that could overcome these barriers.
The findings and recommendations in the report are in alignment with the nanotechnology-inspired Grand Challenge for Future Computing announced today by the White House Office of Science and Technology Policy. The Grand Challenge calls for new approaches to produce computing systems capable of operating with the efficiency of the human brain. It also aligns with the National Strategic Computing Initiative announced by an Executive Order signed by the President July 29.
Energy efficiency is vital to improving performance at all levels. These levels range from devices and transistors to large information technology systems, and from small sensors at the edge of the Internet of Things to large data centers in cloud and supercomputing systems.
"Fundamental research on hardware performance, complex system architectures, and new memory/storage technologies can help to discover new ways to achieve energy-efficient computing," said Jim Kurose, assistant director of NSF's Directorate for Computer and Information Science and Engineering (CISE). "Partnerships with industry, including SRC and its member companies, are an important way to speed the adoption of these research findings."
Performance improvements today are limited by energy inefficiencies that result in computing systems overheating and experiencing thermal management issues. The electronic circuits in computer chips still operate far from any fundamental limits to energy efficiency, and much of the energy used by today's computers is expended moving data between memory and their central processors.
But while the pace of performance increases has slowed, the amount of data computer users produce is exploding. By 2020, an estimated 44 zettabytes of data (1 zettabyte equals 1 trillion gigabytes) will be created on an annual basis, according to a 2014 IDC study.
"New devices, and new architectures based on those devices, could take computing far beyond the limits of today's technology. The benefits to society would be enormous," said Tom Theis, Nanoelectronics Research Initiative (NRI) executive director at SRC, the world's leading university-research consortium for semiconductor technologies.
In order to realize these benefits, a new paradigm for computing is necessary. A SRC- and NSF-funded workshop held April 14-15 in Arlington, Virginia, convened experts from industry, academia and government to identify key factors limiting progress and promising new concepts that should be explored. The report announced today resulted from the workshop discussions and provides a guide to future basic research investments in energy-efficient computing.
The report builds upon an earlier one on Rebooting the IT Revolution, funded by the Semiconductor Industry Association, SRC and NSF.
Meeting the Nanotechnology Grand Challenge and the goals of the National Strategic Computing Initiative requires multi-disciplinary fundamental research on materials, devices and architecture. NSF and SRC, both individually and together, have a long history of supporting long-term research in these areas to address such fundamental, high-impact science and engineering challenges.
Suggested Items
Warm Windows and Streamlined Skin Patches – IDTechEx Explores Flexible and Printed Electronics
04/26/2024 | IDTechExFlexible and printed electronics can be integrated into cars and homes to create modern aesthetics that are beneficial and easy to use. From luminous car controls to food labels that communicate the quality of food, the uses of this technology are endless and can upgrade many areas of everyday life.
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.
Koh Young Showcases Award-winning Inspection Solutions at SMTconnect with SmartRep in Hall 4A.225
04/25/2024 | Koh Young TechnologyKoh Young Technology, the industry leader in True 3D measurement-based inspection solutions, will showcase an array of award-winning inspection and measurement solutions at SMTconnect alongside its sales partner, SmartRep, in booth 4A.225 at NürnbergMesse from June 11-13, 2023. The following offers a glimpse into what Koh Young will present at the tradeshow:
Real Time with… IPC APEX EXPO 2024: Plasmatreat: Innovative Surface Preparation Solutions
04/25/2024 | Real Time with...IPC APEX EXPOIn this interview, Editor Nolan Johnson speaks with Hardev Grewal, CEO and president of Plasmatreat, a developer of atmospheric plasma solutions. Plasmatreat uses clean compressed air and electricity to create plasma, offering environmentally friendly methods for surface preparation. Their technology measures plasma density for process optimization and can remove organic micro-contamination. Nolan and Hardev also discuss REDOX-Tool, a new technology for removing metal oxides.
Nanotechnology Market to Surpass $53.51 Billion by 2031
04/25/2024 | PRNewswireSkyQuest projects that the nanotechnology market will attain a value of USD 53.51 billion by 2031, with a CAGR of 36.4% over the forecast period (2024-2031).