Siemens Delivers New Solido IP Validation Suite
May 7, 2024 | SiemensEstimated reading time: 1 minute

Siemens Digital Industries Software introduced Solido™ IP Validation Suite software, a comprehensive, automated signoff solution for quality assurance across all design intellectual property (IP) types, including standard cells, memories and IP blocks. This new solution provides complete quality assurance (QA) coverage across all IP design views and formats, as well as version-to-version IP qualification for more predictable full-chip IP integration cycles and faster time-to-market.
Integration of off–the-shelf design IP for next-generation semiconductor designs continues to expand due to the quality-enhancing and time-saving advantages of IP reuse and modularization. To achieve silicon success, all IP must be validated for correctness and consistency early in the design flow, as issues discovered late in the design cycle may result in costly tapeout revisions or silicon re-spins.
Design IP is articulated in multiple design views such as logical, physical, electrical, timing, and power analysis contexts. However, thoroughly validating IP across all these perspectives and formats can be particularly time-consuming, often leading to significant production schedule delays.
The Solido IP Validation Suite helps to minimize these delays by providing production and integration teams with automated, comprehensive and customizable IP validation capabilities. The suite includes Siemens’ Solido™ Crosscheck™ software and Solido™ IPdelta™ software, both of which provide a comprehensive set of IP QA checks targeted for all types of design and foundational IP, incorporating in-view, cross-view, and version-to-version QA checks in a streamlined solution. The Solido IP Validation Suite offers rapid, full-flow coverage QA for IP production and integration teams through advanced features like smart parsing for IP data re-use, additive IP QA for automatic change identification and merging of QA reports, and seamless integration with industry-leading verification platforms like Siemens' Calibre® platform.
“With the increasing importance of design IP in semiconductor design, efficient and correct IP validation becomes a critical step towards silicon success,” said Amit Gupta, vice president and general manager, Custom IC Verification, Siemens Digital Industries Software. "The Solido IP Validation Suite provides a scalable and repeatable solution to identify and prevent design-breaking issues, helping IP production teams achieve high-quality IP delivery at every iteration, and helping chip-level design teams achieve faster tape-out schedules with fully qualified, easier-to-integrate design IP.”
Suggested Items
Bridging the Gap Between PCB Designers and Fabricators
04/03/2025 | Stephen V. Chavez, Siemens EDAWith today’s advanced EDA tools, designing complex PCBs in the virtual world does not necessarily mean they can be built in the real world. This makes the relationship between a PCB designer and a fabricator pivotal to the success of a project. In keeping with solid design for manufacturing (DFM) practices, clear and frequent communication is needed to dial and lock in design constraints that meet expectations while addressing manufacturing concerns.
IPC APEX EXPO Newcomer: Faith DeSaulnier of TTM Technologies
04/03/2025 | I-Connect007 Editorial TeamDuring the Newcomer’s Welcome Reception at IPC APEX EXPO, the I-Connect Editorial Team spoke with several first-time attendees. The following is our interview with Faith DeSaulnier, a process engineer based at TTM Technologies’ facility in Forest Grove, Oregon.
Ansys Semiconductor Solutions Certified by TSMC for Reliable, Accurate Analysis of Evolving Chip Designs
04/03/2025 | PRNewswireAnsys announced that PathFinder-SC is certified as a new ESD analysis solution for customers designing with TSMC's N2 silicon process technology. PathFinder-SC delivers a novel verification solution that provides superior capacity and performance, easily accommodating large designs in the cloud.
Real Time with... IPC APEX EXPO 2025: Insights into PCB Design and Manufacturing with Polar Instruments
04/03/2025 | Real Time with...IPC APEX EXPOErik Bateham discusses Polar's latest book, which enhances insights for PCB designers and manufacturers. The book, "The Designer's Guide to... More Secrets of High-Speed PCBs," features a guest chapter on 2D via design modeling. Erik highlights the industry's shift towards UHDI and the challenges in measuring at micron levels.
Connect the Dots: Stop Killing Your Yield—The Hidden Cost of Design Oversights
04/03/2025 | Matt Stevenson -- Column: Connect the DotsI’ve been in this industry long enough to recognize red flags in PCB designs. When designers send over PCBs that look great on the computer screen but have hidden flaws, it can lead to manufacturing problems. I have seen this happen too often: manufacturing delays, yield losses, and designers asking, “Why didn’t anyone tell me sooner?” Here’s the thing: Minor design improvements can greatly impact manufacturing yield, and design oversights can lead to expensive bottlenecks. Here’s how to find the hidden flaws in a design and avoid disaster.