-
- News
- Books
Featured Books
- smt007 Magazine
Latest Issues
Current IssueDo You Have X-ray Vision?
Has X-ray’s time finally come in electronics manufacturing? Join us in this issue of SMT007 Magazine, where we answer this question and others to bring more efficiency to your bottom line.
IPC APEX EXPO 2025: A Preview
It’s that time again. If you’re going to Anaheim for IPC APEX EXPO 2025, we’ll see you there. In the meantime, consider this issue of SMT007 Magazine to be your golden ticket to planning the show.
Technical Resources
Key industry organizations–all with knowledge sharing as a part of their mission–share their technical repositories in this issue of SMT007 Magazine. Where can you find information critical to your work? Odds are, right here.
- Articles
- Columns
Search Console
- Links
- Media kit
||| MENU - smt007 Magazine
Cadence Enables Next-Gen AI and HPC Systems with Industry’s Fastest HBM4 12.8Gbps IP Memory System Solution
April 21, 2025 | Cadence Design SystemsEstimated reading time: 2 minutes
Cadence announced the industry’s fastest HBM4 12.8Gbps memory IP solution, which meets the increasingly higher memory bandwidth needs of SoCs targeted for the next generation of AI training and HPC hardware systems. The Cadence® HBM4 solution is compatible with the JEDEC specification JESD270-4 and doubles the memory bandwidth compared to the previous generation of HBM3E IP products. Available now for customer engagements, the Cadence HBM4 PHY and controller IP boast an industry-leading performance of 12.8Gbps, with 20% greater power efficiency per bit and 50% better area efficiency while doubling the number of I/Os for higher bandwidth.
The new Cadence HBM4 IP offers a PHY and a high-performance controller as a complete memory subsystem solution. The HBM4 PHY will be available as a drop-in hardened macro in the TSMC N3 and N2 technology nodes, while the HBM4 controller will be provided as a soft RTL macro. The best-in-class 12.8Gbps data rate exceeds the available HBM4 DRAM device speeds by 60%—giving designers ample system margin, enabling support for potential speed improvements, and future-proofing their SoC products. The high-performance, low-latency architecture includes RAS and BIST features for fine-tuning memory subsystem performance in the field for optimal data center operations. The standard HBM4 IP offering includes support for all flavors of interposer design implementation options and lab software for rapid memory subsystem bring-up of customer SoCs.
“The proliferation of generative and agentic AI applications and the resulting increase in AI workloads demand higher memory bandwidth for greater AI hardware system efficiency without further draining power. Cadence’s HBM4 solution addresses this insatiable need for memory bandwidth by providing the highest performance available at 12.8Gbps while maintaining area and power efficiency—key concerns for AI factories,” said Boyd Phelps, senior vice president and general manager of the Silicon Solutions Group at Cadence.
Cadence’s HBM4 solution includes a comprehensive set of deliverables for faster integration of the IP to SoC design and post-silicon bring up. The deliverables include a reference interposer design validated at 12.8Gbps on a full-featured test chip consisting of an HBM4 controller, PHY, interposer, and HBM4 DRAM device. LabStation software with extensive features and test suites for rapid SoC post-silicon lab bring-up is provided for faster time to market.
Cadence’s HBM4 PHY and controller have been verified with Cadence’s Verification IP (VIP) for HBM4 to provide rapid IP and SoC verification closure. Cadence VIP for HBM4 includes a complete solution from IP to system-level verification with DFI VIP, HBM4 memory model, and System Performance Analyzer.
Suggested Items
SK hynix Leads the Market with HBM3e 16hi Products, Boosting Capacity Limits
11/14/2024 | TrendForceSK hynix recently unveiled its development of HBM3e 16hi memory at the SK AI Summit 2024, featuring a 48 GB capacity per cube, with sampling scheduled for the first half of 2025.
JEDEC Approaches Finalization of HBM4 Standard, Eyes Future Innovations
07/15/2024 | JEDECJEDEC Solid State Technology Association, the global leader in the development of standards for the microelectronics industry, announced it is nearing completion of the next version of its highly anticipated High Bandwidth Memory (HBM) DRAM standard: HBM4.
Manufacturers Anticipate Completion of NVIDIA’s HBM3e Verification by 1Q24; HBM4 Expected to Launch in 2026
11/28/2023 | TrendForceTrendForce’s latest research into the HBM market indicates that NVIDIA plans to diversify its HBM suppliers for more robust and efficient supply chain management. Samsung’s HBM3 (24GB) is anticipated to complete verification with NVIDIA by December this year.