-
- News
- Books
Featured Books
- pcb007 Magazine
Latest Issues
Current IssueInner Layer Precision & Yields
In this issue, we examine the critical nature of building precisions into your inner layers and assessing their pass/fail status as early as possible. Whether it’s using automation to cut down on handling issues, identifying defects earlier, or replacing an old line...
Engineering Economics
The real cost to manufacture a PCB encompasses everything that goes into making the product: the materials and other value-added supplies, machine and personnel costs, and most importantly, your quality. A hard look at real costs seems wholly appropriate.
Alternate Metallization Processes
Traditional electroless copper and electroless copper immersion gold have been primary PCB plating methods for decades. But alternative plating metals and processes have been introduced over the past few years as miniaturization and advanced packaging continue to develop.
- Articles
- Columns
Search Console
- Links
- Media kit
||| MENU - pcb007 Magazine
Estimated reading time: Less than a minute
Are Guard Traces Worth It?
By definition, a guard trace is a trace routed coplanar between an aggressor line and a victim line. There has always been an argument about whether to use guard traces in high-speed digital and mixed signal applications to reduce the noise coupled from an aggressor transmission line to a victim transmission line.
On one side of the debate, the argument is that the guard trace should be shorted to ground at regular intervals along its length using stitching vias spaced at 1/10 of a wavelength of the highest frequency component of the aggressor’s signal. By doing so, it is believed the guard trace will act as a shield between the aggressor and victim traces.
On the other side, merely separating the victim trace to at least three times the line width from the aggressor is good enough. The reasoning is that crosstalk falls off rapidly with increased spacing anyway, and by adding a guard trace, you will already have at least three times the trace separation to fit it in.
Read the full column here.
Editor's Note: This column originally appeared in the April 2013 issue of The PCB Design Magazine.
More Columns from Bert's Practical Design Notes
Practical Modeling of High-Speed Backplane ChannelsObsessing over Conductor Surface Roughness: What’s the Effect on Dk?
The PDN Bandini Mountain and Other Things I Didn’t Know I Didn’t Know
Bert's Practical Design Notes: Accelerating the SI Learning Curve - Bogatin's SI Academy
Bert's Practical Design Notes: Are Guard Traces Worth It?
Bert's Practical Design Notes: Perils of Lumped Via Modeling
Bert's Practical Design Notes: The "Stubinator" vs. Back-Drilling
Backplane High-Level Design: The Secret to Success