-
- News
- Books
Featured Books
- pcb007 Magazine
Latest Issues
Current IssueSales: From Pitch to PO
From the first cold call to finally receiving that first purchase order, the July PCB007 Magazine breaks down some critical parts of the sales stack. To up your sales game, read on!
The Hole Truth: Via Integrity in an HDI World
From the drilled hole to registration across multiple sequential lamination cycles, to the quality of your copper plating, via reliability in an HDI world is becoming an ever-greater challenge. This month we look at “The Hole Truth,” from creating the “perfect” via to how you can assure via quality and reliability, the first time, every time.
In Pursuit of Perfection: Defect Reduction
For bare PCB board fabrication, defect reduction is a critical aspect of a company's bottom line profitability. In this issue, we examine how imaging, etching, and plating processes can provide information and insight into reducing defects and increasing yields.
- Articles
- Columns
- Links
- Media kit
||| MENU - pcb007 Magazine
Beyond Design: Plane Crazy, Part 2
February 8, 2016 | Barry Olney, In-Circuit DesignEstimated reading time: 1 minute

In my recent four-part series on stackup planning, I described the best configurations for various stackup requirements. But I did not have the opportunity to delve into the use of planar capacitance to reduce AC impedance at frequencies above 1GHz, which is the region wherein bypass and decoupling capacitors dramatically lose their impact. In this column, I will flesh out this topic, and consider the effects of plane resonance on the power distribution network (PDN).
Figure 1 illustrates a 12-layer DDR3 board with six routing layers and six plane layers utilizing multiple technologies. This board must accommodate 40/80-ohm single-ended/differential impedance for DDR3, 90-ohm differential USB, and the standard 50/100-ohm digital impedances all on the same substrate. In order to reduce the layer count, it is important that these different technologies share the same layers. Plus, one needs to manage the return current paths and broadside coupling of the stripline configurations—quite a challenge!
The DDR3 matched delay signals are routed on the internal layers 3 & 4 and 9 & 10, which all use ground (GND) as the reference plane. To eliminate broadside coupling, the data lanes (eight in this case), differential strobes, and masks are routed on layers 3 & 4. And the adjacent traces are routed skewed or orthogonally. The address, control and command signals are routed together with the differential clock on layers 9 & 10. This separates the data lanes and address signals. Since DDR technology utilizes synchronous buses, the signals within the data lanes and within the address bus can be routed closely together, but the eight data lanes should be separated to avoid crosstalk.
As you can see, there are four planes in the center of the board, two power and two ground. This is where tight coupling, between adjacent planes, can be utilized to add planar capacitance at low cost and dramatically reduce the AC impedance at the high end. There are thin sheets of Isola 370HR 1080 prepreg (2.8 mils thick) between both planes pairs.
Given the effects of the capacitors equivalent series inductance (ESL) and mounting inductance, the added planar capacitance still reduces the overall impedance to approximately the target impedance up to 1GHz as in Figure 2. Now, this is not easy to do using standard stackups.
To read this entire article, which appeared in the January 2015 issue of The PCB Design Magazine, click here.
Testimonial
"We’re proud to call I-Connect007 a trusted partner. Their innovative approach and industry insight made our podcast collaboration a success by connecting us with the right audience and delivering real results."
Julia McCaffrey - NCAB GroupSuggested Items
Blackwell to Account for Over 80% of NVIDIA’s High-End GPU Shipments in 2025: Liquid Cooling Adoption Continues to Rise
07/24/2025 | TrendForceTrendForce’s latest investigations find that the overall server market has recently stabilized, with ODMs concentrating efforts on AI server development.
Global Defense Contractor Burke Products Selects Datavault AI for Enhanced National Defense and Aerospace Technologies Contracts
07/23/2025 | BUSINESS WIREDatavault AI Inc., a leader in data visualization, valuation, and monetization technologies, today announced a strategic partnership with Burke Products, a minority-owned Tier 1 supplier to Lockheed Martin, Raytheon Technologies, Department of Defense, Original Equipment Manufacturers (OEMs), and the Defense Logistics Agency as well as their international allied force corollaries.
AI-driven MES Rewriting the Rules of Manufacturing Transformation
07/23/2025 | Francisco Almada Lobo, Critical ManufacturingThe Critical Manufacturing MES & Industry 4.0 International Summit, June 12–13, revealed a profound shift in how manufacturers approach digital transformation. AI-enabled execution systems are no longer a future ambition but are essential for navigating complexity and driving change.
Smart Automation: What Industry 4.0 Means for Mid-sized Electronics Manufacturing
07/24/2025 | Josh Casper -- Column: Smart AutomationIndustry 4.0 has become a go-to phrase in manufacturing circles, though it’s often used as a slogan rather than a clearly defined concept. At electronics manufacturing trade shows or conferences, marketing banners and vendor literature display the term prominently; many technical sessions also focus on it. Industry 4.0 is the push for smart factories, with a focus on autonomous machines, cloud-connected systems, and AI-powered decisions.
TRI Unveils New Platform for Diverse Board Sizes
07/14/2025 | TRITest Research, Inc. (TRI), the leading test and inspection systems provider for the electronics manufacturing industry, proudly introduces a new size configuration for SPI and AOI Models.