-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueDesigning Through the Noise
Our experts discuss the constantly evolving world of RF design, including the many tradeoffs, material considerations, and design tips and techniques that designers and design engineers need to know to succeed in this high-frequency realm.
Learning to Speak ‘Fab’
Our expert contributors clear up many of the miscommunication problems between PCB designers and their fab and assembly stakeholders. As you will see, a little extra planning early in the design cycle can go a long way toward maintaining open lines of communication with the fab and assembly folks.
Training New Designers
Where will we find the next generation of PCB designers and design engineers? Once we locate them, how will we train and educate them? What will PCB designers of the future need to master to deal with tomorrow’s technology?
- Articles
- Columns
Search Console
- Links
- Media kit
||| MENU - design007 Magazine
Barry Olney’s High-Speed Simulation Primer
April 9, 2021 | I-Connect007 Editorial TeamEstimated reading time: 2 minutes

The I-Connect007 editorial team recently spoke with Barry Olney of iCD about simulation. Barry, a columnist for Design007 Magazine, explains why simulation tools can have such a steep learning curve, and why many design engineers are still not using simulation on complex high-speed designs.
Barry also highlights common mistakes that design engineers make using simulation tools, and he offers a variety of tips and techniques for anyone dealing with simulation challenges. Among them: Don’t trust reference designs and datasheets.
Andy Shaughnessy: What are some of the biggest problems in simulation? In our surveys, engineers say that they have trouble doing simulation and analysis. What is so tough about it?
Barry Olney: I think the biggest problem, Andy, is time, and that’s the same with PCB design in general. The PCB design is the last process in the design flow, and when I get a job for a board layout, it’s already behind schedule. I’ve never ever had a job where it was on schedule and everything was running smoothly. So, you’re pushed for time during the whole process, and to add simulation on top of that, that pushes it back another week or so. Management is reluctant to do it because they think, “Well, it may work and then we can get it through just a little bit behind schedule, but if we leave it another week then it delays things even further.” It seems they don’t have time to do it right the first time, but they’ve got the time for a re-spin.
A lot of engineering managers actually schedule in a re-spin because they believe they need at least two iterations before they get a working product. So, time is the biggest factor. That’s why they generally tend to skip simulation. There’s also the learning curve associated with the high-end tools that requires experience—not just with the tools, but with high-speed design rules. Sourcing IBIS models is another big issue. Maybe you can’t find the model, so you have to compromise. IC vendors are now supplying most IBIS models, but for FPGAs, in particular, if you get the default IBIS model from the vendor’s website, it has a default pin assignment, but once the EE places and routes the actual FPGA chip, you need to redefine the pin assignments for each signal.
Now, the pin assignment of the FPGA that someone designs isn’t the same as the one on the IBIS model, and that’s where it all goes haywire. You think, “That simulation is simple. You just have to import the IBIS models into the transmission line model and click Go.” That should happen, but, it doesn’t. Where you don’t have pin assignments matching, you have to manually select the required FPGA sub-models from the thousands of pins with 50 or so sub-models. And these have all got cryptic names that are different for each IC vendor. So, you actually have to find the model or driver model that matches the transmission line that you’re trying to simulate. Or maybe you cannot find the model at all. Good luck sourcing a connector model. So, again, this all takes time. It took me years to figure out how to do it properly, quickly, and efficiently.
To read this article, which appeared in the April 2021 issue of Design007 Magazine, click here.
Suggested Items
Siemens, TSMC Extend Collaboration to Drive Semiconductor Design Innovation
04/25/2025 | SiemensSiemens Digital Industries Software announced that the company has deepened longstanding collaboration with TSMC to drive innovation in semiconductor design and integration, enabling mutual customers to tackle the challenges of next-generation technologies.
Ansys Strengthens Collaboration with TSMC on Advanced Node Processes Certification and 3D-IC Multiphysics Design Solutions
04/24/2025 | PRNewswireThrough continued collaboration with TSMC, Ansys announced enhanced AI-assisted workflows for radio frequency (RF) design migration and photonic integrated circuits (PICs), and new certifications for its semiconductor solutions. Together,
Autodesk Donates $4.3 Million to Cornell University to Prepare students for an AI-powered future
04/24/2025 |Autodesk announced a $4.3 million gift to Cornell University’s College of Engineering and College of Architecture, Art, and Planning (AAP) to help prepare students for the future of work in an increasingly AI-driven world. The investment will fund a new Autodesk Cornell Engineering Design and Make Space in Upson Hall.
Driving Sustainability in PCB Design
04/24/2025 | Marcy LaRont, I-Connect007Filbert (Fil) Arzola is an electrical engineer at Raytheon. He’s smart, entertaining, and passionate about PCB design. As it turns out, he’s also passionate about “Mother Earth,” as he calls her. Born and raised in Southern California, he freely admits that he turns the water off when he brushes his teeth and yells at his brother for throwing batteries in the garbage. But when looking at the issue of sustainability and PCB design, he urges his audiences to ponder what sustainability looks like. Can PCB designers, he asks, make any impact on sustainability at all?
Real Time with... IPC APEX EXPO: Silicon Geometry's Signal Integrity Impact on PCBs
04/24/2025 | Marcy LaRont, I-Connect007At IPC APEX EXPO 2025, Kris Moyer addressed the importance of understanding the impact of silicon geometry reduction on signal integrity and PCB performance. Kris says signal integrity considerations are necessary for so many designs today, regardless of clock frequency. He discusses valuable insights from attendees regarding embedded resistor technology and the effects of radiation on smaller silicon features in aerospace applications.