-
- News
- Books
Featured Books
- I-Connect007 Magazine
Latest Issues
Current Issue
From Silos to Systems: 2026 and Beyond
Welcome to the debut issue of I-Connect007 Magazine. This publication brings all of the pieces together from PCB design and fabrication for a closer alignment and a more integrated electronics manufacturing landscape.
The Automation Advantage
In this issue, we discover how AI, machine learning, and practical factory automation are reshaping PCB fabrication, and where these tools can meaningfully move your business forward.
Thank you, Columnists
This month, we give thanks to our columnists—the brilliant minds who share their expertise, experiences, and passion for the PCB industry. Meet the people behind the pages, learn what drives them, and discover their personal stories.
- Articles
- Columns
- Links
- Media kit
||| MENU - I-Connect007 Magazine
Cadence Launches Partner Ecosystem to Accelerate Chiplet Time to Market
January 12, 2026 | Cadence Design SystemsEstimated reading time: 2 minutes
Cadence announced a Chiplet Spec-to-Packaged Parts ecosystem to reduce engineering complexity and accelerate time to market for customers developing chiplets targeting physical AI, data center, and high-performance computing (HPC) applications. Initial IP partners joining Cadence include Arm, Arteris, eMemory, M31 Technology, Silicon Creations and Trilinear Technologies, as well as silicon analytics partner proteanTecs. To help reduce risk and streamline customer adoption, Cadence is collaborating with Samsung Foundry to build out a silicon prototype demonstration of the Cadence® Physical AI chiplet platform, including pre-integrated partner IP on the Samsung Foundry SF5A process.
Cadence's Chiplet Spec-to-Packaged Parts ecosystem reduces engineering complexity and accelerates time to market for customers developing chiplets targeting physical AI, data center, and HPC applications.
Extending their longstanding history of close collaboration, Cadence and Arm are working together to accelerate innovation across physical and infrastructure AI applications. Cadence will leverage the advanced Arm® Zena™ Compute Subsystem (CSS) and other essential IP to enhance Cadence’s Physical AI chiplet platform and Chiplet Framework. The resulting new Cadence solutions accommodate the demanding next-generation edge AI processing requirements for automobiles, robotics and drones, as well as the needs of standards-based I/O and memory chiplets for data center, cloud and HPC applications. The alliances reduce engineering complexities, offer customers a low-risk path to advanced chiplet adoption and pave the way for smarter, safer and more efficient systems.
“Cadence’s new chiplet ecosystem represents a significant milestone in chiplet enablement,” said David Glasco, vice president of the Compute Solutions Group at Cadence. “Multi-die and chiplet-based architectures are increasingly critical to achieving greater performance and cost efficiency amid growing design complexity. Cadence’s chiplet solutions optimize costs, provide customization flexibility and enable configurability. By combining our extensive IP and SoC design expertise with pre-integrated and pre-validated IP from our robust partner ecosystem, Cadence is accelerating the development of chiplet-based solutions and helping customers mitigate risk to quickly realize their chiplet ambitions with greater confidence.”
Cadence has built spec-driven automation to generate chiplet framework architectures that combine Cadence IP and third-party partner IP with chiplet management, security, and safety features, all supported by advanced software. The generated EDA tool flow enables seamless simulation with the Cadence Xcelium™ Logic Simulator and emulation with the Cadence Palladium® Z3 Enterprise Emulation Platform, while the physical design flow employs real-time feedback for efficient place-and-route cycles. The resulting chiplet architectures are standards-compliant to ensure broad interoperability across the chiplet ecosystem, including adherence to the Arm Chiplet System Architecture and future OCP Foundational Chiplet System Architecture. Cadence’s Universal Chiplet Interconnect Express™ (UCIe™) IP provides industry-standard die-to-die connectivity, while a comprehensive protocol IP portfolio enables fast integration of leading-edge interfaces such as LPDDR6/5X, DDR5-MRDIMM, PCI Express® (PCIe®) 7.0, and HBM4.
Testimonial
"In a year when every marketing dollar mattered, I chose to keep I-Connect007 in our 2025 plan. Their commitment to high-quality, insightful content aligns with Koh Young’s values and helps readers navigate a changing industry. "
Brent Fischthal - Koh YoungSuggested Items
Designers Notebook: Heterogeneous Interposer Design Challenge, Part 1
01/19/2026 | Vern Solberg -- Column: Designer's NotebookThe development of monolithic (system-on-chip) ICs revolutionized the electronics industry, enabling the creation of heterogeneous products by integrating multiple active elements within the same silicon base, which includes a central processing unit (CPU), memory functions, sensors, and communication tasks.
Pre-Registration Opens for Chiplet Summit, the Premier Chiplet Event
01/16/2026 | BUSINESS WIREMajor chipmakers have all adopted chiplets for leading-edge performance, and the Chiplet Summit brings together the engineers and companies shaping the future of integration.
imec, Japan’s ASRA Align to Standardize Automotive Chiplet Architectures
12/23/2025 | Imecimec – a world-leading research and innovation hub in nanoelectronics and digital technologies – announced a strategic alignment initiative with Japan’s Advanced SoC Research for Automotive (ASRA), aimed at harmonizing the standardization of chiplet architectures for automotive applications.
AI Workload Surge Sparks Demand for Alternative Memory and Chiplet Technologies, Expert Says
12/15/2025 | PRNewswireThe rapid expansion of artificial intelligence (AI) workloads is forcing a fundamental redesign of data center infrastructure, driving historic memory shortages and opening a rare market window for alternative memory technologies, according to Chuck Sobey, founder of ChannelScience and general chair of the Chiplet Summit.
NGK to Triple Production Capacity for Translucent Alumina Wafer
12/15/2025 | NGKNGK INSULATORS, LTD. will triple its production capacity for the Translucent Alumina Wafer by fiscal 2027 to meet growing demand for chiplet integration, a key technology in advanced fields such as AI and autonomous driving.