-
- News
- Books
Featured Books
- pcb007 Magazine
Latest Issues
Current IssueVoices of the Industry
We take the pulse of the PCB industry by sharing insights from leading fabricators and suppliers in this month's issue. We've gathered their thoughts on the new U.S. administration, spending, the war in Ukraine, and their most pressing needs. It’s an eye-opening and enlightening look behind the curtain.
The Essential Guide to Surface Finishes
We go back to basics this month with a recount of a little history, and look forward to addressing the many challenges that high density, high frequency, adhesion, SI, and corrosion concerns for harsh environments bring to the fore. We compare and contrast surface finishes by type and application, take a hard look at the many iterations of gold plating, and address palladium as a surface finish.
It's Show Time!
In this month’s issue of PCB007 Magazine we reimagine the possibilities featuring stories all about IPC APEX EXPO 2025—covering what to look forward to, and what you don’t want to miss.
- Articles
- Columns
Search Console
- Links
- Media kit
||| MENU - pcb007 Magazine
Innovative Electroplating Processes for IC Substrates
August 27, 2019 | S. Dharmarathna, S. Maddux, C. Benjamin, I. Li, W. Bowerman, K. Feng, and J. Watkowski, MacDermid Alpha Electronics SolutionsEstimated reading time: 3 minutes

Abstract
In this era of electronics miniaturization, high-yield and low-cost integrated circuit (IC) substrates play a crucial role by providing a reliable method of high-density interconnection (HDI) of the chip to the board. To maximize substrate real estate, the distance between copper traces—also known as line and space (L/S)- should be minimized. Typical PCB technology consists of L/S larger than 40 µm whereas more advanced wafer-level technology currently sits at or around 2 µm L/S. In the past decade, the chip size has decreased significantly along with the L/S on the substrate. The decreasing chip scales and smaller L/S distances have created unique challenges for both the printed circuit board (PCB) industry and the semiconductor industry.
Fan-out panel-level packaging (FOPLP) is a new manufacturing technology that seeks to bring the PCB world and IC/semiconductor world even closer. While FOPLP is still an emerging technology, the amount of high-volume production in this market space provide a financial incentive to develop innovative solutions to enable its ramp-up. The most important performance aspect of the fine-line plating in this market space is plating uniformity or planarity. Plating uniformity, trace/via top planarity (which measures how flat the top of the traces), and vias are a few major features. This is especially important in multilayer processing, as nonuniformity on a lower layer can be transferred to successive layers, disrupting the device design with catastrophic consequences, such as short circuits. Additionally, a non-planar surface could also result in signal transmission loss by distortion of the connecting points (i.e., vias and traces). Therefore, plating solutions that provide a uniform, planar profile without any special post-treatment are quite desirable.
Here, we discuss innovative additive packages for direct-current copper electroplating specifically for IC substrates with capabilities such as embedded trench fill and simultaneous through-hole plating and via filling with an enhanced pattern plate. These new solutions not only offer better trace profile, but they also deliver via fill and through-hole plating. We also describe two electrolytic copper plating processes, the selection of which could be based on the via size and the dimple requirements of the application. Process I offers great via fill for deeper vias up to 80–120 µm diameter and 50–100µm deep. Process II is more suitable for shallow smaller vias 50–75 µm diameter and 30–50 µm deep.
In this article, we show that these two processes provide excellent surface uniformity and trace profile while also providing via filling and through-hole plating capabilities when controlled within given parameters. Process optimization and thermal and physical characterization of the metallization are also presented.
Introduction
The IC substrate is the highest level of miniaturization in PCB technology, providing the connection between the IC chip and the PCB. These connections are created through a network of electrically conductive copper traces and through-holes. The density of the traces is a crucial factor in terms of miniaturization, speed, and portability of consumer electronics. Trace density has grown immensely over the past few decades to meet today’s printed circuit designs, which include thin core material, fine-line widths, and smaller diameter through-holes and blind vias. The development of fan-out panel-level packaging (FOPLP) has been a topic among the microelectronics community for some time.
The main driving forces to push this new technology are cost and productivity. Traditional fan-out wafer-level packaging (FOWLP) uses a 300-mm wafer as the production vehicle because larger wafers are difficult to obtain. Therefore, the FOWLP has a limitation on the basic unit of process, thereby increasing the processing steps, manpower, and cost while also having a low yield. The advantage of using a PCB-like substrate is that manufacturers have more design flexibility and surface area compared to the wafer. As an example, a 610 x 457 mm panel has almost four times the surface area of a 300-mm wafer. Therefore, processing a panel this size drastically reduces cost, time, and processing steps. This is a huge advantage for the high-volume production market.
To read the full article, which appeared in the August 2019 issue of PCB007 Magazine, click here.
Suggested Items
Elephantech: For a Greener Tomorrow
04/16/2025 | Marcy LaRont, PCB007 MagazineNobuhiko Okamoto is the global sales and marketing manager for Elephantech Inc., a Japanese startup with a vision to make electronics more sustainable. The company is developing a metal inkjet technology that can print directly on the substrate and then give it a copper thickness by plating. In this interview, he discusses this novel technology's environmental advantages, as well as its potential benefits for the PCB manufacturing and semiconductor packaging segments.
Trouble in Your Tank: Organic Addition Agents in Electrolytic Copper Plating
04/15/2025 | Michael Carano -- Column: Trouble in Your TankThere are numerous factors at play in the science of electroplating or, as most often called, electrolytic plating. One critical element is the use of organic addition agents and their role in copper plating. The function and use of these chemical compounds will be explored in more detail.
IDTechEx Highlights Recyclable Materials for PCBs
04/10/2025 | IDTechExConventional printed circuit board (PCB) manufacturing is wasteful, harmful to the environment and energy intensive. This can be mitigated by the implementation of new recyclable materials and technologies, which have the potential to revolutionize electronics manufacturing.
Connect the Dots: Stop Killing Your Yield—The Hidden Cost of Design Oversights
04/03/2025 | Matt Stevenson -- Column: Connect the DotsI’ve been in this industry long enough to recognize red flags in PCB designs. When designers send over PCBs that look great on the computer screen but have hidden flaws, it can lead to manufacturing problems. I have seen this happen too often: manufacturing delays, yield losses, and designers asking, “Why didn’t anyone tell me sooner?” Here’s the thing: Minor design improvements can greatly impact manufacturing yield, and design oversights can lead to expensive bottlenecks. Here’s how to find the hidden flaws in a design and avoid disaster.
Real Time with... IPC APEX EXPO 2025: Tariffs and Supply Chains in U.S. Electronics Manufacturing
04/01/2025 | Real Time with...IPC APEX EXPOChris Mitchell, VP of Global Government Relations for IPC, discusses IPC's concerns about tariffs on copper and their impact on U.S. electronics manufacturing. He emphasizes the complexity of supply chains and the need for policymakers to understand their effects.