-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueLevel Up Your Design Skills
This month, our contributors discuss the PCB design classes available at IPC APEX EXPO 2024. As they explain, these courses cover everything from the basics of design through avoiding over-constraining high-speed boards, and so much more!
Opportunities and Challenges
In this issue, our expert contributors discuss the many opportunities and challenges in the PCB design community, and what can be done to grow the numbers of PCB designers—and design instructors.
Embedded Design Techniques
Our expert contributors provide the knowledge this month that designers need to be aware of to make intelligent, educated decisions about embedded design. Many design and manufacturing hurdles can trip up designers who are new to this technology.
- Articles
- Columns
Search Console
- Links
- Events
||| MENU - design007 Magazine
DesignCon Announces 2017 Awards for Best Papers
April 19, 2017 | PR NewswireEstimated reading time: 2 minutes
The 2017 DesignCon Best Paper Award winners have been selected through a two-step review process. First, the DesignCon Technical Program Committee, which is comprised of leading experts in the electronic design space, reviewed all papers for impact, relevance, quality, and originality. The first-round finalists were then judged based on attendee feedback, collected at DesignCon 2017, on the impact of their presentation.
"Congratulations to all finalists and winners of this year's Best Paper Awards. UBM is pleased to recognize these outstanding papers as the best of the excellent content that DesignCon offers its attendees," said Naomi Price, DesignCon Conference Content Director. "Each year, this awards program inspires engineers to strive to produce ground-breaking, top-tier content for the technical sessions at DesignCon."
Winning papers cover four categories of design: Chip-Level Design, Board/System-Level Design, Serial Link Design, and Power & RF Design. A list of the winners is below:
Chip-Level Design
Characterizing and Selecting the VRM, by Steve Sandler, Picotest
Board/System-Level Design
FastBER: A Novel Statistical Method for Arbitrary Transmitter Jitter, by Yunhui Chu, Alaeddin Aydiner, Kai Xiao, Beomtaek Lee, Oleg Mikulchenko, Adam Norman, Rob Friar, Charles Phares, Intel Corporation and Dan Oh, Samsung Electronics
Non-Destructive Analysis and EM Model Tuning of PCB Signal Traces using the Beatty Standard, by Heidi Barnes, Keysight Technologies; José Moreira and Manuel Walz, Advantest
RX IBIS-AMI Model Silicon Correlation Metrics and Model Development Methodology, by Masashi Shimanouchi, Hsinho Wu and Mike Peng Li, Intel Corporation
Serial Link Design
Exploring Efficient Variability-Aware Analysis Method for High-Speed Digital Link Design Using PCE, by Jan B. Preibisch, Torsten Reuschel, Katharina Scharff and Christian Schuster Technische Universität Hamburg-Harburg; Jayaprakash Balachandran and Bidyut Sen, Cisco Systems Inc.
Investigation of Mueller-Muller CDR Algorithms in PAM4 High speed Serial Links, by Yuhan Yao, Xun Zhang, Dawei Huang, Jianghui Su, Muthukumar Vairavan, and Chai Palusa, Oracle Corporation
PCIe Gen4 Standards Margin Assisted Outer Layer Equalization for Cross Lane Optimization in a 16GT/s PCIe Link, by Mohammad S. Mobin, BHaitao Xia, Aravind Nayak, Gene Saghi, Christopher Abel, Lane Smith and Jun Yao, Broadcom Ltd.
Power & RF Design
Cost-effective PCB Material Characterization for High-volume Production Monitoring, by Yongjin Choi, Christopher Cheng, Yasin Damgaci, Nagaraj Godishala, Hewlett-Packard Enterprise and Yuriy Shlepnev, Simberian
Overview and Comparison of Power Converter Stability Metrics by Joseph 'Abe' Hartman, Alejandro 'Alex' Miranda, Kavitha Narayandass, Alexander Nosovitski, and Istvan Novak, Oracle
RFI and Receiver Sensitivity Analysis in Mobile Electronic Devices, by Antonio Ciccomancini Scogna, Hwanwoo Shim, Jiheon Yu, Chang-Yong Oh, Seyoon Cheon, NamSeok Oh and Dong Sub Kim, Samsung Electronics Mobile Division, HE Group
Click Here to view the entire list of recipients, including individual researchers.
DesignCon 2018 Call for Papers
DesignCon returns to the Santa Clara Convention Center on January 30-February 1, 2018. Call for Papers will begin in mid-May with submissions due by the mid-July, 2017 deadline. To stay updated on next year's event, visit: designcon.com
About DesignCon
DesignCon is the world's premier conference for chip, board and systems design engineers in the high-speed communications and semiconductor communities. DesignCon, created by engineers for engineers, takes place annually in Silicon Valley and remains the largest gathering of chip, board and systems designers in the country. This three-day technical conference and expo combines technical paper sessions, tutorials, industry panels, product demos and exhibits from the industry's leading experts and solutions providers. More information is available at designcon.com/santaclara.
Suggested Items
Real Time with… IPC APEX EXPO 2024: My Role as a Technology Solutions Director
05/02/2024 | Real Time with...IPC APEX EXPOPeter Tranitz, senior director of technology solutions at IPC, shares insights into his role as the design initiative lead. He details his advocacy work, industry support, and the responsibilities of the design initiative committee. The conversation also covers the revamping of standards, the IPC Design Competition, and the implementation of design rules in software tools.
Real Time with… IPC APEX EXPO 2024: Ventec Discusses New Pro-bond Family of Advanced Products
05/01/2024 | Real Time with...IPC APEX EXPOChris Hanson, Ventec's Global Head of IMS Technology, outlines the launch of four pro-bond formulas that deliver an outstanding combination of low dissipation factor (Df) with a dielectric constant (Dk) range to maximize the design window for critical PCB parameters. As Chris points out, Pro-bond is designed for low-loss, high-speed applications, while thermal-bond dissipates heat from a component through the board to a heat sink.
IPC's Vision for Empowering PCB Design Engineers
04/30/2024 | Robert Erickson, IPCAs architects of innovation, printed circuit board designers are tasked with translating increasingly complex concepts into tangible designs that power our modern world. IPC provides the necessary community, standards framework, and education to prepare these pioneers as they explore the boundaries of what’s possible, equipping engineers with the knowledge, skills, and resources required to thrive in an increasingly dynamic field.
On the Line With… Talks With Cadence Expert on SI/PI for PCB Designers
05/02/2024 | I-Connect007In “PCB 3.0: A New Design Methodology—SI/PI for PCB Designers,” subject matter expert Brad Griffin, Cadence Design Systems, discusses how an intelligent system design methodology can move some signal and power integrity decision-making into the physical design space, offering real-time feedback.
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.