-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueSignal Integrity
If you don’t have signal integrity problems now, you will eventually. This month, our expert contributors share a variety of SI techniques that can help designers avoid ground bounce, crosstalk, parasitic issues, and much more.
Proper Floor Planning
Floor planning decisions can make or break performance, manufacturability, and timelines. This month’s contributors weigh in with their best practices for proper floor planning and specific strategies to get it right.
Showing Some Constraint
A strong design constraint strategy carefully balances a wide range of electrical and manufacturing trade-offs. This month, we explore the key requirements, common challenges, and best practices behind building an effective constraint strategy.
- Articles
- Columns
- Links
- Media kit
||| MENU - design007 Magazine
Shrinking Silicon, Growing Signal Integrity Challenges
March 9, 2023 | I-Connect007 Editorial TeamEstimated reading time: 2 minutes

What happens when die sizes shrink? As IPC design instructor Kris Moyer explains, quite a bit. Shrinking silicon can mean rising signal speed and rise times, and traditional PCB designers may find themselves dealing with problems formerly only seen by RF engineers.
We asked Kris to discuss the pros and cons of silicon shrinkage and some of the techniques and trade-offs that PCB designers and design engineers need to understand as they find themselves entering the RF arena.
Andy Shaughnessy: This issue focuses on the effects of shrinking silicon on a board’s signal integrity and EMI. So, what do PCB designers need to understand about die shrinkage?
Kris Moyer: Basically, the main thing that happens when you shrink the size of the die is that it shrinks the length of the channel of the transistors inside the die. What that effectively does is it increases the speed of the circuit, meaning it decreases the rise time or the fall time. Then you end up having to start treating your traces, geometries, and transmission lines almost as if they're RF designs.
We've heard for decades that RF designs are their own special little area of black magic, because we start dealing with all these waves and fields and so on. We say in digital design that it's the rise time and not the frequency. Which is the driving force, the key factor, that causes the need for all these high-speed designs? What is the frequency content?
Fourier's theorem says any wave form—square wave, triangle wave, sawtooth wave, or any wave form—can be recreated as a superposition of a sufficient amount of sine waves and cosine waves of sufficiently higher harmonics. Let’s take a fundamental frequency, 1 kilohertz. And you have A1, A3, A5 and A10 kilohertz. You have all these harmonics, we superimpose them, and you end up getting a square wave. Well, how square does that square wave need to be? This is the part that throws a lot of designers off.
When we talk about rise time, we're really talking about the time it takes that square wave, the digital signal, to change from a logic 0 to a logic 1. As the die shrinks, that time also shrinks. About 20 years ago, we were having rise times and fall times in the multiples of nanoseconds—five to 10 nanoseconds. It took that signal five to 10 nanoseconds to change from a logic 0 to a logic 1. I was just looking at one FPGA with rise times as fast as 0.25 nanosecond, and that's at 16 nanometers.
My friends who work in next-generation silicon at some of the big telecom companies are working in 5, 3, and 2 nanometer, and going sub 100 picosecond. Instead of 0.25 nanosecond, it’s 0.1 nanosecond and 0.05 nanosecond rise times. They’re such incredibly fast rise times that the number of harmonics we need to create a vertical square edge that transitions from A0 to A1 that fast means that the frequencies involved in that superposition in that Fourier series are up into the multiple gigahertz of frequency content. That means that you're in the RF frequency range.
To read this entire conversation, which appeared in the February 2023 issue of Design007 Magazine, click here.
Testimonial
"Advertising in PCB007 Magazine has been a great way to showcase our bare board testers to the right audience. The I-Connect007 team makes the process smooth and professional. We’re proud to be featured in such a trusted publication."
Klaus Koziol - atgSuggested Items
Building Electronics Excellence in India
09/08/2025 | Nolan Johnson, SMT007 MagazineFor over two decades, Dave Bergman has helped steer the Global Electronics Association’s work in India, from a single training course to a thriving regional operation with deep government and industry ties. In this interview, Dave explains how the group went from partnering with IPCA to opening its own office in 2010, creating India’s first domestic electronics manufacturing standard, and securing funding for dozens of Indian companies to attend U.S. trade shows.
New Podcast Episode Drop: MKS’ Atotech’s Role in Optimize the Interconnect
09/08/2025 | I-Connect007In this episode of On the Line With…, host Nolan Johnson sits down with Patrick Brooks, MKS' Atotech's Global Product Director, EL Systems, to discuss the critical role that wet processes play alongside laser systems in advancing the Optimize the InterconnectSM initiative. Brooks points to Bondfilm as a key example—a specialized coating that enables CO₂ lasers to ablate more effectively than ever before.
The Global Electronics Association Hosts Successful WorksAsia-AI and Factory of the Future Technical Seminar
09/03/2025 | Global Electronics AssociationOn August 22, 2025, the Global Electronics Association hosted the successful WorksAsia-AI and Factory of the Future Technical Seminar during the exhibition Automation Taipei 2025. The seminar brought together 81 representatives from 58 companies, focusing on the latest applications of AI in smart factories and unveiling four key directions that will drive the electronics industry’s transition toward intelligence and sustainability.
TRI's AI-Powered Inspection Solutions at SMTAI 2025
09/02/2025 | TRITest Research, Inc. (TRI), the leading provider of test and inspection systems, will be joining the SMTA International Exposition & Conference. The event will be held from October 21 – 23, 2025, at the Donald E. Stephens Convention Center in Rosemont, IL, USA.
More Than a Competition: Instilling a Champion's Skill in IPC Masters China 2025
09/01/2025 | Evelyn Cui, Global Electronics Association—East AsiaNearly 500 elite professionals from the electronics industry, representing 18 provinces and municipalities across China, competed in the 2025 IPC Masters Competition China, March 26–28, in Pudong, Shanghai. A total of 114 contestants advanced to the practical competition after passing the IPC Standards Knowledge Competition. Sixty people competed in the Hand Soldering and Rework Competition (HSRC), 30 in the Cable and Wire Harness Assembly Competition (CWAC), and 24 in the Ball Grid Array/Bottom Termination Components (BGA/BTC) Rework Competition.