-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueSignal Integrity
If you don’t have signal integrity problems now, you will eventually. This month, our expert contributors share a variety of SI techniques that can help designers avoid ground bounce, crosstalk, parasitic issues, and much more.
Proper Floor Planning
Floor planning decisions can make or break performance, manufacturability, and timelines. This month’s contributors weigh in with their best practices for proper floor planning and specific strategies to get it right.
Showing Some Constraint
A strong design constraint strategy carefully balances a wide range of electrical and manufacturing trade-offs. This month, we explore the key requirements, common challenges, and best practices behind building an effective constraint strategy.
- Articles
- Columns
- Links
- Media kit
||| MENU - design007 Magazine
Real Time with… SMTAI 2020: Technical Conference Review
October 6, 2020 | Real Time with...SMTAIEstimated reading time: 16 minutes

SMTAI 2020, which was converted to a virtual event, took place from September 28–30. I attend every year, but since there was no keynote in the virtual format, I went straight to the technical conference. This event covered a broad range of topics related to everything in assembly. Over 90 technical presentations are available, but this report covers just some of the sessions I attended.
Hiroshi Komatsu, Connectec Japan Corporation
#150: 10-Micron Pitch Wiring and Bump on Substrate Formed by Imprinting Technology to Apply Low-Temperature Flip-Chip Bonding for Low-Temperature Bonding, and Fine-Pitch, Imprinting, CTE
The theme of this presentation was a new process for the minimum bump pitch in flip-chip bonding. It is limited by the difference in expansion or shrinkage caused by the CTE mismatch between the chip and the substrate. It has been exceedingly difficult to achieve a bonding pitch of 35 microns or less in the conventional technology using solder.
Due to this technical limitation, the integration of hetero-chips with a large number of pin count on a substrate was intensively studied using 2.5D LSIs that typically use an interposer, which stacks chips three-dimensionally using a through-silicon via (TSV). However, the manufacturing technology, such as a silicon interposer and TSV used for these 2.5D LSIs, is an expensive process.
In this study, Komatsu reported a narrow-pitch bonding technology based on low-temperature flip-chip bonding using silver conductive paste as bumps. In this technology, a conductive paste was used to simultaneously form wiring and bump with the pitch of 10 microns on the substrate by using an imprinting method and non-conductive paste dispensing, followed by flip-chip bonding and curing at 140°C to enhance the bonding strength and reduce the resistance of the conductive paste. This allows the use of organic substrates like polyimide and PET film.
To form wiring and bump with the pitch of 10 microns simultaneously on the substrate, the final wiring and bump shape is formed in advance as a master mold, and this is transferred to a replica mold to form an inverted shape. Further, a conductive paste is filled in the concavity of the replica mold and then transferred to the substrate. Three examples were shown using an organic substrate and the low-temperature bonding technique that otherwise could not be applied to packages.
Figure 1: Low-temperature FCB IoT application.
Figure 2: Low-temperature FCB process flow.
Charles Woychik, i3 Microsystems Inc.
#151: 3D Integration Using Heterogeneous System-in-Package (HSiP) Technology FOWLP, Reconstituted Wafers, Multi-Chip Module, Embedded Die
An interposer with embedded semiconductor dies and passive devices has been fabricated using a heterogeneous system-in-package (HSiP) technology to create a highly dense integrated multi-chip module (MCM) package solution. This technology is based on fan-out wafer-level packaging (FOWLP) technology, which consists of a molded core wafer having embedded devices, through mold vias (TMVs), and passive devices, along with buildup circuitry layers on both sides of the molded core wafer.
This HSIP technology can integrate multiple die and passives to achieve maximum device packing, which is molded using an epoxy-based silica filled molding compound to create a reconstituted wafer. To maintain a flat module, it is necessary to balance the amount of Cu in both the front and back layers to achieve the neutrality of the module bow during thermal excursions. To create the buildup layers, a first dielectric material is deposited over the reconstituted wafer, vias are created, and then the Cu circuitry is formed. This new process was provided in detail.
This sequential process is repeated until the required number of layers is formed. This same process is repeated on the backside of the wafer. After the buildup layers are produced on the molded wafer, the individual modules are diced out of the wafer. On both sides of the outer layers are ball-grid array (BGA) pads, which allow these modules to be stacked using conventional solder attach methods. Reliability testing was conducted on the new HSIP of 1,000 thermal cycles, including 0–100°C and -40–125°C.
Figure 3: The future is stacked FOWLP.
Figure 4: Test vehicle design, single slice.Page 1 of 7
Testimonial
"The I-Connect007 team is outstanding—kind, responsive, and a true marketing partner. Their design team created fresh, eye-catching ads, and their editorial support polished our content to let our brand shine. Thank you all! "
Sweeney Ng - CEE PCBSuggested Items
Koh Young, Fuji, and Kurtz ERSA Drive Smart Manufacturing Solutions for EV and Automotive Electronics at Kunshan, China Technical Seminar
09/11/2025 | Koh YoungKoh Young Technology, the global leader in True 3D measurement-based inspection solutions, partnered with Fuji Corporation and Kurtz ERSA to host an exclusive technical seminar for leading automotive manufacturers in East China. Held on September 4 at Fuji’s factory in Kunshan, the event gathered participants representing over 35 companies.
MacDermid Alpha Presents at SMTA New Delhi, Bangalore Chapter, on Flux–OSP Interaction
09/09/2025 | MacDermid Alpha Electronics SolutionsMacDermid Alpha contributes technical insights on OSP solderability at the Bangalore Chapter, SMTA reinforcing commitment to knowledge-sharing and industry collaboration.
Electra’s ElectraJet EMJ110 Inkjet Soldermask Now in Black & Blue at Sunrise Electronics
09/08/2025 | Electra Polymers LtdFollowing the successful deployment of Electra’s Green EMJ110 Inkjet Soldermask on KLA’s Orbotech Neos™ platform at Sunrise Electronics in Elk Grove Village, Illinois, production has now moved beyond green.
Absolute EMS: The Science of the Perfect Solder Joint
09/05/2025 | Absolute EMS, Inc.Absolute EMS, Inc., a six-time award-winning provider of fast turnaround, turnkey contract electronic manufacturing services (EMS), is drawing attention to the critical role of 3D Solder Paste Inspection (SPI) in ensuring the reliability of both FLEX and rigid printed circuit board assemblies (PCBAs).
Indium Corporation to Highlight High-Reliability Solder Solutions at SMTA Guadalajara Expo
09/04/2025 | Indium CorporationIndium Corporation, a leading materials refiner, smelter, manufacturer, and supplier to the global electronics, semiconductor, thin-film, and thermal management markets, will feature a range of innovative, high-reliability solder products for printed circuit board assembly (PCBA) at the SMTA Guadalajara Expo and Tech Forum, to be held September 17-18 in Guadalajara, Mexico.