-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueSignal Integrity
If you don’t have signal integrity problems now, you will eventually. This month, our expert contributors share a variety of SI techniques that can help designers avoid ground bounce, crosstalk, parasitic issues, and much more.
Proper Floor Planning
Floor planning decisions can make or break performance, manufacturability, and timelines. This month’s contributors weigh in with their best practices for proper floor planning and specific strategies to get it right.
Showing Some Constraint
A strong design constraint strategy carefully balances a wide range of electrical and manufacturing trade-offs. This month, we explore the key requirements, common challenges, and best practices behind building an effective constraint strategy.
- Articles
- Columns
- Links
- Media kit
||| MENU - design007 Magazine
MSU Leveraging Intel 16 and the Cadence Tool Flow for Academic Chip Tapeout
August 22, 2025 | Cadence Design SystemsEstimated reading time: 4 minutes
Morgan State University (MSU) recently received an Apple Innovation Grant, designed to support engineering schools as they develop their silicon and hardware technologies. The New Silicon Initiative (NSI) is designed to inspire and prepare students for careers in hardware engineering, computer architecture, and silicon chip design.
Innovative professors, such as MSU's Dr. Kevin Kornegay and others responsible for delivering on the NSI goals, are leveraging the funding and support to create invaluable, hands-on experiences for their students. MSU faculty can enhance the NSI curriculum by inviting subject matter experts to provide guest lectures on topics such as integrated circuit design and computer architecture, providing practical insight regarding the theory and practice of silicon design. The course sequence starts with "Introduction to Electrical and Computer Engineering" (EEGR 105), where sophomores learn hands-on skills in circuit design, and works up to the critical class in the NSI program: the new "Tapeout Course in Digital Integrated Circuit Design" (EEGR 463). EEGR 463 ran in parallel with a similar course offered at UC Berkeley, where the lectures, assignments, and labs were the same, and the UC Berkeley instructors were in lock step with the teaching assistants at MSU.
“In collaboration with UC Berkeley and industry partners Cadence, Intel, and others, students enrolled in my EEGR 463 course at MSU are getting invaluable hands-on experience designing chips from RTL to fabrication. By leveraging the Intel 16 and the Cadence tool flow, including Genus, Innovus, Tempus, and Pegasus technologies, students take their ideas from concept to reality, setting themselves apart from others looking to launch a career in the electronics industry,” said Kevin Kornegay, Eugene DeLoatch Endowed Professor in IoT, Department of Electrical and Computer Engineering, Morgan State University.
Tapeout is the final design process before a circuit is sent for manufacturing, so in this course, student teams create the design specification and implement the physical design and verification for tapeout. Students in Dr. Kornegay's course had a successful VLSI tapeout using the Intel PDK and leveraging the Cadence-based tool flow to create a chip from idea to implementation using Intel's 16nm FinFET technology chip fabrication facility. This success indicates the impact funding can have and how it will be instrumental in getting these students positions with leading companies in the industry.
In addition to funding, it's essential for companies to make technology that is consumable in a shorter period so that students can learn and implement it in a semester or two. The Intel 16 class node is an ideal gateway to FinFET. It uses fewer masks with simpler back-end design rules and is supported by all leading electronic design automation (EDA) and IP companies, including Cadence. However, what sets Intel's University Shuttle Program apart for academia is that it offers access to industry-standard processes like Intel 16 and the upcoming Intel 18A, so students gain practical experience before launching their careers.
“Intel was glad to provide our PDKs to the MSU students so that they could fabricate their ideas on one of our latest processes, ensuring that students are familiar with the same processes that we and our customers utilize, setting them up for success as new college graduates in the industry,” said Bryan Casper, Senior Principal Engineer, Intel Corp.
Cadence is passionate about enabling academia to cultivate the next generation of innovators by making all the tools needed for the design flow readily available in the classroom and lab, including support for the different industry tools that make it possible for students to gain real-world experience, such as the Intel 16 Custom/Analog Flow. Cadence's Virtuoso Studio, which consists of the Virtuoso Schematic Editor, Virtuoso Layout Suite, Virtuoso ADE Suite, and the integrated Spectre X Simulator, has been certified for Intel 16 technology. These tools have all been enhanced to better manage corner simulations, statistical analyses, design centering, and circuit optimization.
In addition, Cadence design IP has been ported and silicon-tested for Intel 16 technology, including PCI Express (PCIe) 5.0; 25G-KR Ethernet multi-protocol PHY; multi-protocol PHY for consumer applications supporting standards such as PCIe 3.0 and USB 3.2; multi-standard PHY for LPDDR5/4/4X memory; and MIPI D-PHY v1.2 for cameras and displays. Collaboration across industry and academia will impact the electronics industry workforce and the future of technology.
“Cadence is proud to partner with MSU and appreciates the work done in the labs to foster the next generation of semiconductor engineers. Having new college graduates with experience using the same commercial tools, flows, and processes as many of our customers enhances their productivity as incoming silicon chip designers,” said David Sallard, Senior Principal Application Engineer, Cadence.
With an investment of time, money, and technology from industry and academia, we can effectively foster the next generation of innovators to address the workforce shortage impacting the entire industry. The professors at MSU have proven that this is a recipe for success. Congratulations to the students who successfully sent a chip for tapeout and to the professors, teaching assistants, and industry experts who played a role in making that happen. It's only a matter of time before these students are transforming the future of technology.
Testimonial
"We’re proud to call I-Connect007 a trusted partner. Their innovative approach and industry insight made our podcast collaboration a success by connecting us with the right audience and delivering real results."
Julia McCaffrey - NCAB GroupSuggested Items
Procense Raises $1.5M in Seed Funding to Accelerate AI-Powered Manufacturing
09/11/2025 | BUSINESS WIREProcense, a San Francisco-based industrial automation startup developing cutting-edge AI and remote sensing technologies for process manufacturers has raised $1.5 million in a seed funding round led by Kevin Mahaffey, Business Insider’s #1 seed investor of 2025 and HighSage Ventures, a Boston-based family office that primarily invests in public and private companies in the global software, internet, consumer, and financial technology sectors.
Intel Announces Key Leadership Appointments to Accelerate Innovation and Strengthen Execution
09/09/2025 | Intel CorporationIntel Corporation today announced a series of senior leadership appointments that support the company’s strategy to strengthen its core product business, build a trusted foundry, and foster a culture of engineering across the business.
Intel Collaborates with LG Innotek to Implement an AI-powered Smart Factory
09/05/2025 | IntelIntel Core and Intel Xeon processors along with Intel Arc GPUs enable a comprehensive inspection process inside LG Innotek’s factory in Gumi, Korea.
Gartner Says AI PCs Will Represent 31% of Worldwide PC Market by the End of 2025
08/29/2025 | Gartner, Inc.Artificial intelligence (AI) PCs will represent 31% of the total PC market globally by the end of 2025, according to Gartner, Inc. a business and technology insights company. Worldwide shipments of AI PCs are projected to total 77.8 million units in 2025.
Intel, Trump Administration Reach Historic Agreement to Accelerate American Technology and Manufacturing Leadership
08/25/2025 | BUSINESS WIREIntel Corporation announced an agreement with the Trump Administration to support the continued expansion of American technology and manufacturing leadership.