-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueLevel Up Your Design Skills
This month, our contributors discuss the PCB design classes available at IPC APEX EXPO 2024. As they explain, these courses cover everything from the basics of design through avoiding over-constraining high-speed boards, and so much more!
Opportunities and Challenges
In this issue, our expert contributors discuss the many opportunities and challenges in the PCB design community, and what can be done to grow the numbers of PCB designers—and design instructors.
Embedded Design Techniques
Our expert contributors provide the knowledge this month that designers need to be aware of to make intelligent, educated decisions about embedded design. Many design and manufacturing hurdles can trip up designers who are new to this technology.
- Articles
- Columns
Search Console
- Links
- Events
||| MENU - design007 Magazine
Cadence Presented with Four 2019 TSMC Partner of the Year Awards
November 1, 2019 | Business WireEstimated reading time: 1 minute
Cadence Design Systems, Inc. (NASDAQ: CDNS) was presented with four TSMC Partner of the Year awards at the TSMC 2019 Open Innovation Platform® (OIP) Ecosystem Forum. Cadence achieved recognition for the joint development of the N6 design infrastructure, SoIC design solution, cloud-based productivity solution and DSP IP.
These awards were given to Cadence based on the following work that has been delivered:
N6 design infrastructure: Cadence participated in an in-depth collaboration with TSMC on the design infrastructure development of this advanced process technology and has been working with customers on N6 design starts both on production designs and test chips.
SoIC Design Solution: Cadence collaborated with TSMC on the development of a design solution and delivered a reference flow that includes a full suite of Cadence® digital and signoff, custom/analog, and IC package and PCB analysis tools.
Cloud-based TSMC OIP Virtual Design Environment (VDE): Cadence collaborated with TSMC to add the CloudBurst™ Platform to Cadence-managed OIP VDE environments, elevating ease of use and enabling mutual customers to tape out advanced process designs using digital, custom and verification flows delivered via the cloud to improve overall productivity and meet compressed schedules.
DSP IP: Cadence worked with TSMC to enable customers to complete successful projects using the Cadence Tensilica® DSP IP, a widely-used DSP IP in the TSMC portfolio.
“Our continued collaboration with Cadence is enabling our customers to utilize our advanced technologies to design with confidence and meet design goals,” said Suk Lee, TSMC senior director of the Design Infrastructure Marketing Division. “We look forward to seeing our customers unleash their silicon innovations in their respective markets using our advanced N6, TSMC-SoIC®, cloud, and DSP IP solutions.”
“Through our close collaboration with TSMC, we’re enabling mutual customers to consistently deliver successful innovations using our latest technologies,” said Dr. Chin-Chi Teng, senior vice president and general manager of the Digital & Signoff Group at Cadence. “These awards from TSMC exemplify Cadence’s commitment to delivering upon its Intelligent System Design strategy, which enables customers to achieve SoC design excellence.”
Suggested Items
Real Time with… IPC APEX EXPO 2024: Ventec Discusses New Pro-bond Family of Advanced Products
05/01/2024 | Real Time with...IPC APEX EXPOChris Hanson, Ventec's Global Head of IMS Technology, outlines the launch of four pro-bond formulas that deliver an outstanding combination of low dissipation factor (Df) with a dielectric constant (Dk) range to maximize the design window for critical PCB parameters. As Chris points out, Pro-bond is designed for low-loss, high-speed applications, while thermal-bond dissipates heat from a component through the board to a heat sink.
IPC's Vision for Empowering PCB Design Engineers
04/30/2024 | Robert Erickson, IPCAs architects of innovation, printed circuit board designers are tasked with translating increasingly complex concepts into tangible designs that power our modern world. IPC provides the necessary community, standards framework, and education to prepare these pioneers as they explore the boundaries of what’s possible, equipping engineers with the knowledge, skills, and resources required to thrive in an increasingly dynamic field.
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.
Cadence, TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
04/25/2024 | Cadence Design SystemsCadence Design Systems, Inc. and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics.
Ansys, TSMC Enable a Multiphysics Platform for Optics and Photonics, Addressing Needs of AI, HPC Silicon Systems
04/25/2024 | PRNewswireAnsys announced a collaboration with TSMC on multiphysics software for TSMC's Compact Universal Photonic Engines (COUPE). COUPE is a cutting-edge Silicon Photonics (SiPh) integration system and Co-Packaged Optics platform that mitigates coupling loss while significantly accelerating chip-to-chip and machine-to-machine communication.