-
- News
- Books
Featured Books
- I-Connect007 Magazine
Latest Issues
Current Issue
Beyond the Rulebook
What happens when the rule book is no longer useful, or worse, was never written in the first place? In today’s fast-moving electronics landscape, we’re increasingly asked to design and build what has no precedent, no proven path, and no tidy checklist to follow. This is where “Design for Invention” begins.
March Madness
From the growing role of AI in design tools to the challenge of managing cumulative tolerances, these articles in this issue examine the technical details, design choices, and manufacturing considerations that determine whether a board works as intended.
Looking Forward to APEX EXPO 2026
I-Connect007 Magazine previews APEX EXPO 2026, covering everything from the show floor to the technical conference. For PCB designers, we move past the dreaded auto-router and spotlight AI design tools that actually matter.
- Articles
- Columns
- Links
- Media kit
||| MENU - I-Connect007 Magazine
All About Flex: Plating Process Options for Flexible Circuits
June 16, 2016 | Dave Becker, All Flex Flexible Circuits LLCEstimated reading time: 5 minutes
Plating copper through-holes or vias is a requirement for double-sided and multilayer circuits. In a previous column we discussed the plating process; specifically copper seed coating using electroless copper and Shadow plating, which is then followed with an electroplating process. There are a number of variations on how this plating process can be sequenced with the imaging and etching processes to create slightly different plating profiles. It is typical in the printed circuit industry to refer to these options as:
- Panel plating
- Pattern plating
- Bussed plating
Panel Plating
Panel plating deposits copper on the entire panel. As a consequence, in addition to plating the vias, panel plating builds up metal on the entire surface on both sides of the substrate. Panel plating is usually performed before any imaging step. For a double-sided circuit, once the sheet is panel-plated, it can be coated with photoresist then imaged and etched using conventional circuit fabrication techniques. An advantage of panel plating is variation issues from current density are minimized (since it is a uniformly plated sheet of laminate). One disadvantage is copper is added everywhere and a significant amount will end up getting etched away after imaging. This consumes additional plating resources. Another disadvantage is the circuits become less flexible and susceptible to fracture as electrodeposited copper is added to the top of the rolled annealed copper. Third, panel plating adds variation to the copper thickness which is a negative effect if circuits are used in controlled impedance applications.
Pattern Plating
Pattern plating only deposits copper on selected areas, as an imaged resist coating is used to define the pattern. The first step, after imaging and developing the photoresist pattern, is to plate the “pattern” of exposed copper, then follow with a tin plating that will act as an etch resist. After etching, the photoresist is stripped away (chemically removed), leaving a pattern of tin plating on copper. The tin acts as an etch resist when the unwanted background copper is etched away. The tin is then stripped off leaving just the plated-up copper traces. It consumes less plating resources than a typical panel plate, and creates the circuit pattern with just one imaging operation. The disadvantage is that there is still added copper on the remaining traces. Again, this could be an issue for flexibility or impedance control.
Bussed Plating
With bussed plating, the copper trace pattern is first created using a typical print and etch process. Then the patterned traces are plated up (including the vias). An apparent advantage of this technique is that only one imaging operation is needed. However the disadvantages are substantial, including:
1) The entire pattern of traces must be physically connected to insure electroplating throughout. Any breaks in the electrical connection will result in non-plated surfaces.
2) The traces will likely create situations of uneven current density and distribution, which can affect plating thickness consistency.
3) As in the pattern plating process, copper is plated on all the traces and this may cause issues with flexibility and impedance control.
4) Fine line traces limit the current carrying capability and can cause difficulty in plating. Bussed plating of copper traces was far more common in the “old days” of circuit fabrication where trace width requirements did not dramatically affect plating current densities. Today, bussed plating is most often used to electroplate gold (hard or soft) on select surfaces requiring keypad buttons, multiple connector insertions, or gold ball wire bonding.
Pads Only Plating
Pads only plating is a variation of pattern plating as an image resist covers the entire panel except the pads that capture the vias. So only the vias and small pads get electroplated. After via plating the resist is stripped off and followed with an additional resist/image operation that defines the circuit traces connecting the pads. Unwanted copper areas are then etched away. The advantage of this method is that it avoids flexibility issues or impedance issues from the added copper on the traces. It tends to be slightly more costly since two imaging operations are needed to define the traces. In the world of flexible circuits many applications require either dynamic flexing or impedance control, so pads only plating is often the best choice. Another synonymous term for this process sequence is “button plating.”
While many circuit fabrication shops do all of the above variations, it is more difficult to attain best efficiency and process control with many plating sequence variations. Most facilities attempt to standardize on one or two options. Unfortunately the mixture of product requirements makes standardization impossible. Pads only plating gives the best options for circuit fabricators that are building fine line circuits with dynamic flex needs or high speed electronic applications requiring impedance control. Pattern plating is a good option when impedance or dynamic flexing is not a requirement as this is a less costly method to plate the vias. And bussed designs are often required to selectively plate precious metals.
The following are step-by-step pictorials of how the pads only process vs. the pattern plating process works.
Pattern Plating
Below depicts a typical double-sided laminate. The laminate consists of two copper films bonded on each side of a dielectric film.
The next step is to form via openings, which is usually done with a mechanical drill.
In order to electroplate vias, a “seed” coating or metallic layer needs to be coated over the entire via opening to enable a subsequent electroplating process. The chemical coating needs to adhere to both dielectric and copper so the entire surface is coated. This seed coating is usually electroless copper or direct plating using a carbon- or graphite-based process. In the case of Shadow plating (graphite), only the conductive material attached to the dielectric remains on the final circuit.
After seed coating, a photoresist is coated and imaged on the panel. The resist is a negative image of the desired conductor pattern. The areas exposed by the developed resist will get electroplated. The image below shows the resist exposing the pad area surrounding the via and a trace space.
Copper is electroplated over the entire surface except the areas covered with resist.
The next step is to electroplate “sacrificial” tin that will be used as the etch resist.
After tin plating the resist is stripped and the copper is etched. The tin plating acts as an etch resist.
The next step is to strip the tin. The result is the final circuit pattern.
The primary drawback with the pattern plating method is copper is plated on all traces and remains after processing is completed. This added plated layer of copper can cause flexibility/flex life issues as well as negatively impact impedance control, which requires a very homogenous metal layer of precise thickness.
For applications that require dynamic flexing or impedance control, the best method is a “pads only” plating process which metallizes the vias but leaves the traces free of plated copper.
Page 1 of 2
Testimonial
"Your magazines are a great platform for people to exchange knowledge. Thank you for the work that you do."
Simon Khesin - Schmoll MaschinenSuggested Items
Driving Innovation: Selecting the Right Laser Source
04/28/2026 | Simon Khesin -- Column: Driving InnovationWhen I first joined Schmoll Maschinen, I brought experience from almost every PCB process, except for laser. As I immersed myself in laser processing, I realized why it can seem so daunting to a newcomer. The complexity arises from three intersecting factors: A vast variety of laser sources: CO2, UV-nano, green-pico, UV-pico, IR-pico, and others; a diverse range of applications: Drilling, cutting, ablation, and more; and an extensive list of materials: These have vastly different absorption rates. Choosing the right machine or laser source is rarely trivial. Even for experienced engineers, answering "Which source is best?" requires examining the business's specific goals.
Institute of Circuit Technology Spring Seminar 2026: A Bright Future in Europe
04/23/2026 | Pete Starkey, I-Connect007Through the leafy lanes and spring flowers of Warwickshire and back to Meridan, the traditional centre of England, and now officially part of the Metropolitan Borough of Solihull in the county of the West Midlands, I attended the Annual General Meeting and Spring Seminar of the Institute of Circuit Technology (ICT) on April 14. Out of the AGM came notable changes in leadership at the top of the Institute: the retirement of Mat Beadel as chair and Emma Hudson as technical director. Effective May 1, Steve Driver is the new chair, and Alun Morgan is the new technical director.
ACCM Unveils Negative and Near-zero CTE Materials for Large-Format AI Chips
04/21/2026 | Advanced Chip and Circuit MaterialsAdvanced Chip and Circuit Materials, Inc. (ACCM) has launched two new materials: Celeritas HM50, with a negative coefficient of thermal expansion (CTE) of -8 ppm/°C to offset the positive CTE and expansion of copper with temperature on circuit boards, and Celeritas HM001, with near-zero CTE and the low-loss performance needed for high-speed signal layers to 224 Gb/s and faster in artificial intelligence (AI) circuits.
Fresh PCB Concepts: Designing PCBs for Harsh Environments—Reliability Is Engineered Upstream
04/23/2026 | Team NCAB -- Column: Fresh PCB ConceptsWhen engineers hear the phrase “harsh environment,” they usually think of the extreme temperature swings, vibration and shock, pressure changes, or radiation in aerospace. However, aerospace is not the only harsh environment where electronic assemblies must survive. Automotive power electronics, downhole oil and gas tools, marine controls, rail systems, defense platforms, and industrial automation equipment all expose PCBs to environments that are equally unforgiving. The stress mechanisms may differ, but the physics does not.
Advanced Packaging for AI: Reliability Starts at the Cu/Cu/Cu Microvia Junction
04/20/2026 | Kuldip Johal, MKS' AtotechThe rapid growth of AI computing, from training clusters to inference at scale, is reshaping demand across the entire electronics supply chain. Advances in technology requirements, such as higher bandwidth, lower latency, and greater compute density, are driving the development of advanced packaging technologies and transforming the PCB industry across design, manufacturing, testing, and even architecture.